xref: /rk3399_rockchip-uboot/board/sbc8548/ddr.c (revision 2a6b3b74d85cff3f9a76edd09a7b2e8e25bb4eb4)
133b9079bSKumar Gala /*
233b9079bSKumar Gala  * Copyright 2008 Freescale Semiconductor, Inc.
333b9079bSKumar Gala  *
433b9079bSKumar Gala  * This program is free software; you can redistribute it and/or
533b9079bSKumar Gala  * modify it under the terms of the GNU General Public License
633b9079bSKumar Gala  * Version 2 as published by the Free Software Foundation.
733b9079bSKumar Gala  */
833b9079bSKumar Gala 
933b9079bSKumar Gala #include <common.h>
1033b9079bSKumar Gala 
1133b9079bSKumar Gala #include <asm/fsl_ddr_sdram.h>
12dfb49108SHaiying Wang #include <asm/fsl_ddr_dimm_params.h>
1333b9079bSKumar Gala 
14dfb49108SHaiying Wang void fsl_ddr_board_options(memctl_options_t *popts,
15dfb49108SHaiying Wang 				dimm_params_t *pdimm,
16dfb49108SHaiying Wang 				unsigned int ctrl_num)
1733b9079bSKumar Gala {
1833b9079bSKumar Gala 	/*
1933b9079bSKumar Gala 	 * Factors to consider for clock adjust:
2033b9079bSKumar Gala 	 *	- number of chips on bus
2133b9079bSKumar Gala 	 *	- position of slot
2233b9079bSKumar Gala 	 *	- DDR1 vs. DDR2?
2333b9079bSKumar Gala 	 *	- ???
2433b9079bSKumar Gala 	 *
2533b9079bSKumar Gala 	 * This needs to be determined on a board-by-board basis.
2633b9079bSKumar Gala 	 *	0110	3/4 cycle late
2733b9079bSKumar Gala 	 *	0111	7/8 cycle late
2833b9079bSKumar Gala 	 */
2933b9079bSKumar Gala 	popts->clk_adjust = 7;
3033b9079bSKumar Gala 
3133b9079bSKumar Gala 	/*
3233b9079bSKumar Gala 	 * Factors to consider for CPO:
3333b9079bSKumar Gala 	 *	- frequency
3433b9079bSKumar Gala 	 *	- ddr1 vs. ddr2
3533b9079bSKumar Gala 	 */
3633b9079bSKumar Gala 	popts->cpo_override = 10;
3733b9079bSKumar Gala 
3833b9079bSKumar Gala 	/*
3933b9079bSKumar Gala 	 * Factors to consider for write data delay:
4033b9079bSKumar Gala 	 *	- number of DIMMs
4133b9079bSKumar Gala 	 *
4233b9079bSKumar Gala 	 * 1 = 1/4 clock delay
4333b9079bSKumar Gala 	 * 2 = 1/2 clock delay
4433b9079bSKumar Gala 	 * 3 = 3/4 clock delay
4533b9079bSKumar Gala 	 * 4 = 1   clock delay
4633b9079bSKumar Gala 	 * 5 = 5/4 clock delay
4733b9079bSKumar Gala 	 * 6 = 3/2 clock delay
4833b9079bSKumar Gala 	 */
4933b9079bSKumar Gala 	popts->write_data_delay = 3;
5033b9079bSKumar Gala 
5133b9079bSKumar Gala 	/*
5233b9079bSKumar Gala 	 * Factors to consider for half-strength driver enable:
5333b9079bSKumar Gala 	 *	- number of DIMMs installed
5433b9079bSKumar Gala 	 */
5533b9079bSKumar Gala 	popts->half_strength_driver_enable = 0;
5633b9079bSKumar Gala }
57*2a6b3b74SPaul Gortmaker 
58*2a6b3b74SPaul Gortmaker #if !defined(CONFIG_SPD_EEPROM)
59*2a6b3b74SPaul Gortmaker /*
60*2a6b3b74SPaul Gortmaker  *  fixed_sdram init -- doesn't use serial presence detect.
61*2a6b3b74SPaul Gortmaker  *  Assumes 256MB DDR2 SDRAM SODIMM, without ECC, running at DDR400 speed.
62*2a6b3b74SPaul Gortmaker  */
63*2a6b3b74SPaul Gortmaker phys_size_t fixed_sdram(void)
64*2a6b3b74SPaul Gortmaker {
65*2a6b3b74SPaul Gortmaker 	volatile ccsr_ddr_t *ddr = (void *)(CONFIG_SYS_MPC85xx_DDR_ADDR);
66*2a6b3b74SPaul Gortmaker 
67*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs0_bnds,	0x0000007f);
68*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs1_bnds,	0x008000ff);
69*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs2_bnds,	0x00000000);
70*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs3_bnds,	0x00000000);
71*2a6b3b74SPaul Gortmaker 
72*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs0_config,	0x80010101);
73*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs1_config,	0x80010101);
74*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs2_config,	0x00000000);
75*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs3_config,	0x00000000);
76*2a6b3b74SPaul Gortmaker 
77*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->timing_cfg_3,	0x00000000);
78*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->timing_cfg_0,	0x00220802);
79*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->timing_cfg_1,	0x38377322);
80*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->timing_cfg_2,	0x0fa044C7);
81*2a6b3b74SPaul Gortmaker 
82*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_cfg,	0x4300C000);
83*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_cfg_2,	0x24401000);
84*2a6b3b74SPaul Gortmaker 
85*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_mode,	0x23C00542);
86*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_mode_2,	0x00000000);
87*2a6b3b74SPaul Gortmaker 
88*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_interval,	0x05080100);
89*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_md_cntl,	0x00000000);
90*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_data_init,	0x00000000);
91*2a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_clk_cntl,	0x03800000);
92*2a6b3b74SPaul Gortmaker 	asm("sync;isync;msync");
93*2a6b3b74SPaul Gortmaker 	udelay(500);
94*2a6b3b74SPaul Gortmaker 
95*2a6b3b74SPaul Gortmaker 	#ifdef CONFIG_DDR_ECC
96*2a6b3b74SPaul Gortmaker 	  /* Enable ECC checking */
97*2a6b3b74SPaul Gortmaker 	  out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL | 0x20000000);
98*2a6b3b74SPaul Gortmaker 	#else
99*2a6b3b74SPaul Gortmaker 	  out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL);
100*2a6b3b74SPaul Gortmaker 	#endif
101*2a6b3b74SPaul Gortmaker 
102*2a6b3b74SPaul Gortmaker 	return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
103*2a6b3b74SPaul Gortmaker }
104*2a6b3b74SPaul Gortmaker #endif
105