xref: /rk3399_rockchip-uboot/board/sbc8548/ddr.c (revision 5b8031ccb4ed6e84457d883198d77efc307085dc)
133b9079bSKumar Gala /*
233b9079bSKumar Gala  * Copyright 2008 Freescale Semiconductor, Inc.
333b9079bSKumar Gala  *
4*5b8031ccSTom Rini  * SPDX-License-Identifier:	GPL-2.0
533b9079bSKumar Gala  */
633b9079bSKumar Gala 
733b9079bSKumar Gala #include <common.h>
83e3262bdSPaul Gortmaker #include <i2c.h>
933b9079bSKumar Gala 
105614e71bSYork Sun #include <fsl_ddr_sdram.h>
115614e71bSYork Sun #include <fsl_ddr_dimm_params.h>
1233b9079bSKumar Gala 
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)13dfb49108SHaiying Wang void fsl_ddr_board_options(memctl_options_t *popts,
14dfb49108SHaiying Wang 				dimm_params_t *pdimm,
15dfb49108SHaiying Wang 				unsigned int ctrl_num)
1633b9079bSKumar Gala {
1733b9079bSKumar Gala 	/*
1833b9079bSKumar Gala 	 * Factors to consider for clock adjust:
1933b9079bSKumar Gala 	 *	- number of chips on bus
2033b9079bSKumar Gala 	 *	- position of slot
2133b9079bSKumar Gala 	 *	- DDR1 vs. DDR2?
2233b9079bSKumar Gala 	 *	- ???
2333b9079bSKumar Gala 	 *
2433b9079bSKumar Gala 	 * This needs to be determined on a board-by-board basis.
2533b9079bSKumar Gala 	 *	0110	3/4 cycle late
2633b9079bSKumar Gala 	 *	0111	7/8 cycle late
2733b9079bSKumar Gala 	 */
2833b9079bSKumar Gala 	popts->clk_adjust = 7;
2933b9079bSKumar Gala 
3033b9079bSKumar Gala 	/*
3133b9079bSKumar Gala 	 * Factors to consider for CPO:
3233b9079bSKumar Gala 	 *	- frequency
3333b9079bSKumar Gala 	 *	- ddr1 vs. ddr2
3433b9079bSKumar Gala 	 */
3533b9079bSKumar Gala 	popts->cpo_override = 10;
3633b9079bSKumar Gala 
3733b9079bSKumar Gala 	/*
3833b9079bSKumar Gala 	 * Factors to consider for write data delay:
3933b9079bSKumar Gala 	 *	- number of DIMMs
4033b9079bSKumar Gala 	 *
4133b9079bSKumar Gala 	 * 1 = 1/4 clock delay
4233b9079bSKumar Gala 	 * 2 = 1/2 clock delay
4333b9079bSKumar Gala 	 * 3 = 3/4 clock delay
4433b9079bSKumar Gala 	 * 4 = 1   clock delay
4533b9079bSKumar Gala 	 * 5 = 5/4 clock delay
4633b9079bSKumar Gala 	 * 6 = 3/2 clock delay
4733b9079bSKumar Gala 	 */
4833b9079bSKumar Gala 	popts->write_data_delay = 3;
4933b9079bSKumar Gala 
5033b9079bSKumar Gala 	/*
5133b9079bSKumar Gala 	 * Factors to consider for half-strength driver enable:
5233b9079bSKumar Gala 	 *	- number of DIMMs installed
5333b9079bSKumar Gala 	 */
5433b9079bSKumar Gala 	popts->half_strength_driver_enable = 0;
5533b9079bSKumar Gala }
562a6b3b74SPaul Gortmaker 
573e3262bdSPaul Gortmaker #ifdef CONFIG_SPD_EEPROM
583e3262bdSPaul Gortmaker /*
593e3262bdSPaul Gortmaker  * Workaround for hardware errata.  An i2c address conflict
603e3262bdSPaul Gortmaker  * existed on earlier boards; the workaround moved the DDR
613e3262bdSPaul Gortmaker  * SPD from 0x51 to 0x53.  So we try and read 0x53 1st, and
623e3262bdSPaul Gortmaker  * if that fails, then fall back to reading at 0x51.
633e3262bdSPaul Gortmaker  */
get_spd(generic_spd_eeprom_t * spd,u8 i2c_address)643e3262bdSPaul Gortmaker void get_spd(generic_spd_eeprom_t *spd, u8 i2c_address)
653e3262bdSPaul Gortmaker {
663e3262bdSPaul Gortmaker 	int ret;
673e3262bdSPaul Gortmaker 
683e3262bdSPaul Gortmaker #ifdef ALT_SPD_EEPROM_ADDRESS
693e3262bdSPaul Gortmaker 	if (i2c_address == SPD_EEPROM_ADDRESS) {
703e3262bdSPaul Gortmaker 		ret = i2c_read(ALT_SPD_EEPROM_ADDRESS, 0, 1, (uchar *)spd,
713e3262bdSPaul Gortmaker 				sizeof(generic_spd_eeprom_t));
723e3262bdSPaul Gortmaker 		if (ret == 0)
733e3262bdSPaul Gortmaker 			return;		/* Good data at 0x53 */
743e3262bdSPaul Gortmaker 		memset(spd, 0, sizeof(generic_spd_eeprom_t));
753e3262bdSPaul Gortmaker 	}
763e3262bdSPaul Gortmaker #endif
773e3262bdSPaul Gortmaker 	ret = i2c_read(i2c_address, 0, 1, (uchar *)spd,
783e3262bdSPaul Gortmaker 				sizeof(generic_spd_eeprom_t));
793e3262bdSPaul Gortmaker 	if (ret) {
803e3262bdSPaul Gortmaker 		printf("DDR: failed to read SPD from addr %u\n", i2c_address);
813e3262bdSPaul Gortmaker 		memset(spd, 0, sizeof(generic_spd_eeprom_t));
823e3262bdSPaul Gortmaker 	}
833e3262bdSPaul Gortmaker }
843e3262bdSPaul Gortmaker 
853e3262bdSPaul Gortmaker #else
862a6b3b74SPaul Gortmaker /*
872a6b3b74SPaul Gortmaker  *  fixed_sdram init -- doesn't use serial presence detect.
882a6b3b74SPaul Gortmaker  *  Assumes 256MB DDR2 SDRAM SODIMM, without ECC, running at DDR400 speed.
892a6b3b74SPaul Gortmaker  */
fixed_sdram(void)902a6b3b74SPaul Gortmaker phys_size_t fixed_sdram(void)
912a6b3b74SPaul Gortmaker {
929a17eb5bSYork Sun 	struct ccsr_ddr __iomem *ddr =
939a17eb5bSYork Sun 		(struct ccsr_ddr __iomem *)(CONFIG_SYS_FSL_DDR_ADDR);
942a6b3b74SPaul Gortmaker 
952a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs0_bnds,	0x0000007f);
962a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs1_bnds,	0x008000ff);
972a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs2_bnds,	0x00000000);
982a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs3_bnds,	0x00000000);
992a6b3b74SPaul Gortmaker 
1002a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs0_config,	0x80010101);
1012a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs1_config,	0x80010101);
1022a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs2_config,	0x00000000);
1032a6b3b74SPaul Gortmaker 	out_be32(&ddr->cs3_config,	0x00000000);
1042a6b3b74SPaul Gortmaker 
1052a6b3b74SPaul Gortmaker 	out_be32(&ddr->timing_cfg_3,	0x00000000);
1062a6b3b74SPaul Gortmaker 	out_be32(&ddr->timing_cfg_0,	0x00220802);
1072a6b3b74SPaul Gortmaker 	out_be32(&ddr->timing_cfg_1,	0x38377322);
1082a6b3b74SPaul Gortmaker 	out_be32(&ddr->timing_cfg_2,	0x0fa044C7);
1092a6b3b74SPaul Gortmaker 
1102a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_cfg,	0x4300C000);
1112a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_cfg_2,	0x24401000);
1122a6b3b74SPaul Gortmaker 
1132a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_mode,	0x23C00542);
1142a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_mode_2,	0x00000000);
1152a6b3b74SPaul Gortmaker 
1162a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_interval,	0x05080100);
1172a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_md_cntl,	0x00000000);
1182a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_data_init,	0x00000000);
1192a6b3b74SPaul Gortmaker 	out_be32(&ddr->sdram_clk_cntl,	0x03800000);
1202a6b3b74SPaul Gortmaker 	asm("sync;isync;msync");
1212a6b3b74SPaul Gortmaker 	udelay(500);
1222a6b3b74SPaul Gortmaker 
1232a6b3b74SPaul Gortmaker 	#ifdef CONFIG_DDR_ECC
1242a6b3b74SPaul Gortmaker 	  /* Enable ECC checking */
1252a6b3b74SPaul Gortmaker 	  out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL | 0x20000000);
1262a6b3b74SPaul Gortmaker 	#else
1272a6b3b74SPaul Gortmaker 	  out_be32(&ddr->sdram_cfg, CONFIG_SYS_DDR_CONTROL);
1282a6b3b74SPaul Gortmaker 	#endif
1292a6b3b74SPaul Gortmaker 
1302a6b3b74SPaul Gortmaker 	return CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
1312a6b3b74SPaul Gortmaker }
1322a6b3b74SPaul Gortmaker #endif
133