1*607232e4SMarek Vasut /*
2*607232e4SMarek Vasut * SanDisk Sansa Fuze Plus board
3*607232e4SMarek Vasut *
4*607232e4SMarek Vasut * Copyright (C) 2013 Marek Vasut <marex@denx.de>
5*607232e4SMarek Vasut *
6*607232e4SMarek Vasut * Hardware investigation done by:
7*607232e4SMarek Vasut *
8*607232e4SMarek Vasut * Amaury Pouly <amaury.pouly@gmail.com>
9*607232e4SMarek Vasut *
10*607232e4SMarek Vasut * SPDX-License-Identifier: GPL-2.0+
11*607232e4SMarek Vasut */
12*607232e4SMarek Vasut
13*607232e4SMarek Vasut #include <common.h>
14*607232e4SMarek Vasut #include <errno.h>
15*607232e4SMarek Vasut #include <asm/gpio.h>
16*607232e4SMarek Vasut #include <asm/io.h>
17*607232e4SMarek Vasut #include <asm/arch/iomux-mx23.h>
18*607232e4SMarek Vasut #include <asm/arch/imx-regs.h>
19*607232e4SMarek Vasut #include <asm/arch/clock.h>
20*607232e4SMarek Vasut #include <asm/arch/sys_proto.h>
21*607232e4SMarek Vasut
22*607232e4SMarek Vasut DECLARE_GLOBAL_DATA_PTR;
23*607232e4SMarek Vasut
24*607232e4SMarek Vasut /*
25*607232e4SMarek Vasut * Functions
26*607232e4SMarek Vasut */
board_early_init_f(void)27*607232e4SMarek Vasut int board_early_init_f(void)
28*607232e4SMarek Vasut {
29*607232e4SMarek Vasut /* IO0 clock at 480MHz */
30*607232e4SMarek Vasut mxs_set_ioclk(MXC_IOCLK0, 480000);
31*607232e4SMarek Vasut
32*607232e4SMarek Vasut /* SSP0 clock at 96MHz */
33*607232e4SMarek Vasut mxs_set_sspclk(MXC_SSPCLK0, 96000, 0);
34*607232e4SMarek Vasut
35*607232e4SMarek Vasut return 0;
36*607232e4SMarek Vasut }
37*607232e4SMarek Vasut
dram_init(void)38*607232e4SMarek Vasut int dram_init(void)
39*607232e4SMarek Vasut {
40*607232e4SMarek Vasut return mxs_dram_init();
41*607232e4SMarek Vasut }
42*607232e4SMarek Vasut
43*607232e4SMarek Vasut #ifdef CONFIG_CMD_MMC
xfi3_mmc_cd(int id)44*607232e4SMarek Vasut static int xfi3_mmc_cd(int id)
45*607232e4SMarek Vasut {
46*607232e4SMarek Vasut switch (id) {
47*607232e4SMarek Vasut case 0:
48*607232e4SMarek Vasut /* The SSP_DETECT is inverted on this board. */
49*607232e4SMarek Vasut return gpio_get_value(MX23_PAD_SSP1_DETECT__GPIO_2_1);
50*607232e4SMarek Vasut case 1:
51*607232e4SMarek Vasut /* Internal eMMC always present */
52*607232e4SMarek Vasut return 1;
53*607232e4SMarek Vasut default:
54*607232e4SMarek Vasut return 0;
55*607232e4SMarek Vasut }
56*607232e4SMarek Vasut }
57*607232e4SMarek Vasut
board_mmc_init(bd_t * bis)58*607232e4SMarek Vasut int board_mmc_init(bd_t *bis)
59*607232e4SMarek Vasut {
60*607232e4SMarek Vasut int ret;
61*607232e4SMarek Vasut
62*607232e4SMarek Vasut /* MicroSD slot */
63*607232e4SMarek Vasut gpio_direction_input(MX23_PAD_SSP1_DETECT__GPIO_2_1);
64*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_GPMI_D08__GPIO_0_8, 0);
65*607232e4SMarek Vasut ret = mxsmmc_initialize(bis, 0, NULL, xfi3_mmc_cd);
66*607232e4SMarek Vasut if (ret)
67*607232e4SMarek Vasut return ret;
68*607232e4SMarek Vasut
69*607232e4SMarek Vasut /* Internal eMMC */
70*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_PWM3__GPIO_1_29, 0);
71*607232e4SMarek Vasut ret = mxsmmc_initialize(bis, 1, NULL, xfi3_mmc_cd);
72*607232e4SMarek Vasut
73*607232e4SMarek Vasut return ret;
74*607232e4SMarek Vasut }
75*607232e4SMarek Vasut #endif
76*607232e4SMarek Vasut
77*607232e4SMarek Vasut #ifdef CONFIG_VIDEO_MXS
78*607232e4SMarek Vasut #define MUX_CONFIG_LCD (MXS_PAD_3V3 | MXS_PAD_4MA | MXS_PAD_NOPULL)
79*607232e4SMarek Vasut const iomux_cfg_t iomux_lcd_gpio[] = {
80*607232e4SMarek Vasut MX23_PAD_LCD_D00__GPIO_1_0 | MUX_CONFIG_LCD,
81*607232e4SMarek Vasut MX23_PAD_LCD_D01__GPIO_1_1 | MUX_CONFIG_LCD,
82*607232e4SMarek Vasut MX23_PAD_LCD_D02__GPIO_1_2 | MUX_CONFIG_LCD,
83*607232e4SMarek Vasut MX23_PAD_LCD_D03__GPIO_1_3 | MUX_CONFIG_LCD,
84*607232e4SMarek Vasut MX23_PAD_LCD_D04__GPIO_1_4 | MUX_CONFIG_LCD,
85*607232e4SMarek Vasut MX23_PAD_LCD_D05__GPIO_1_5 | MUX_CONFIG_LCD,
86*607232e4SMarek Vasut MX23_PAD_LCD_D06__GPIO_1_6 | MUX_CONFIG_LCD,
87*607232e4SMarek Vasut MX23_PAD_LCD_D07__GPIO_1_7 | MUX_CONFIG_LCD,
88*607232e4SMarek Vasut MX23_PAD_LCD_D08__GPIO_1_8 | MUX_CONFIG_LCD,
89*607232e4SMarek Vasut MX23_PAD_LCD_D09__GPIO_1_9 | MUX_CONFIG_LCD,
90*607232e4SMarek Vasut MX23_PAD_LCD_D10__GPIO_1_10 | MUX_CONFIG_LCD,
91*607232e4SMarek Vasut MX23_PAD_LCD_D11__GPIO_1_11 | MUX_CONFIG_LCD,
92*607232e4SMarek Vasut MX23_PAD_LCD_D12__GPIO_1_12 | MUX_CONFIG_LCD,
93*607232e4SMarek Vasut MX23_PAD_LCD_D13__GPIO_1_13 | MUX_CONFIG_LCD,
94*607232e4SMarek Vasut MX23_PAD_LCD_D14__GPIO_1_14 | MUX_CONFIG_LCD,
95*607232e4SMarek Vasut MX23_PAD_LCD_D15__GPIO_1_15 | MUX_CONFIG_LCD,
96*607232e4SMarek Vasut MX23_PAD_LCD_D16__GPIO_1_16 | MUX_CONFIG_LCD,
97*607232e4SMarek Vasut MX23_PAD_LCD_D17__GPIO_1_17 | MUX_CONFIG_LCD,
98*607232e4SMarek Vasut MX23_PAD_LCD_RESET__GPIO_1_18 | MUX_CONFIG_LCD,
99*607232e4SMarek Vasut MX23_PAD_LCD_RS__GPIO_1_19 | MUX_CONFIG_LCD,
100*607232e4SMarek Vasut MX23_PAD_LCD_WR__GPIO_1_20 | MUX_CONFIG_LCD,
101*607232e4SMarek Vasut MX23_PAD_LCD_CS__GPIO_1_21 | MUX_CONFIG_LCD,
102*607232e4SMarek Vasut MX23_PAD_LCD_ENABLE__GPIO_1_23 | MUX_CONFIG_LCD,
103*607232e4SMarek Vasut };
104*607232e4SMarek Vasut
105*607232e4SMarek Vasut const iomux_cfg_t iomux_lcd_lcd[] = {
106*607232e4SMarek Vasut MX23_PAD_LCD_D00__LCD_D00 | MUX_CONFIG_LCD,
107*607232e4SMarek Vasut MX23_PAD_LCD_D01__LCD_D01 | MUX_CONFIG_LCD,
108*607232e4SMarek Vasut MX23_PAD_LCD_D02__LCD_D02 | MUX_CONFIG_LCD,
109*607232e4SMarek Vasut MX23_PAD_LCD_D03__LCD_D03 | MUX_CONFIG_LCD,
110*607232e4SMarek Vasut MX23_PAD_LCD_D04__LCD_D04 | MUX_CONFIG_LCD,
111*607232e4SMarek Vasut MX23_PAD_LCD_D05__LCD_D05 | MUX_CONFIG_LCD,
112*607232e4SMarek Vasut MX23_PAD_LCD_D06__LCD_D06 | MUX_CONFIG_LCD,
113*607232e4SMarek Vasut MX23_PAD_LCD_D07__LCD_D07 | MUX_CONFIG_LCD,
114*607232e4SMarek Vasut MX23_PAD_LCD_D08__LCD_D08 | MUX_CONFIG_LCD,
115*607232e4SMarek Vasut MX23_PAD_LCD_D09__LCD_D09 | MUX_CONFIG_LCD,
116*607232e4SMarek Vasut MX23_PAD_LCD_D10__LCD_D10 | MUX_CONFIG_LCD,
117*607232e4SMarek Vasut MX23_PAD_LCD_D11__LCD_D11 | MUX_CONFIG_LCD,
118*607232e4SMarek Vasut MX23_PAD_LCD_D12__LCD_D12 | MUX_CONFIG_LCD,
119*607232e4SMarek Vasut MX23_PAD_LCD_D13__LCD_D13 | MUX_CONFIG_LCD,
120*607232e4SMarek Vasut MX23_PAD_LCD_D14__LCD_D14 | MUX_CONFIG_LCD,
121*607232e4SMarek Vasut MX23_PAD_LCD_D15__LCD_D15 | MUX_CONFIG_LCD,
122*607232e4SMarek Vasut MX23_PAD_LCD_D16__LCD_D16 | MUX_CONFIG_LCD,
123*607232e4SMarek Vasut MX23_PAD_LCD_D17__LCD_D17 | MUX_CONFIG_LCD,
124*607232e4SMarek Vasut MX23_PAD_LCD_RESET__LCD_RESET | MUX_CONFIG_LCD,
125*607232e4SMarek Vasut MX23_PAD_LCD_RS__LCD_RS | MUX_CONFIG_LCD,
126*607232e4SMarek Vasut MX23_PAD_LCD_WR__LCD_WR | MUX_CONFIG_LCD,
127*607232e4SMarek Vasut MX23_PAD_LCD_CS__LCD_CS | MUX_CONFIG_LCD,
128*607232e4SMarek Vasut MX23_PAD_LCD_ENABLE__LCD_ENABLE | MUX_CONFIG_LCD,
129*607232e4SMarek Vasut MX23_PAD_LCD_VSYNC__LCD_VSYNC | MUX_CONFIG_LCD,
130*607232e4SMarek Vasut };
131*607232e4SMarek Vasut
mxsfb_read_register(uint32_t reg,uint32_t * value)132*607232e4SMarek Vasut static int mxsfb_read_register(uint32_t reg, uint32_t *value)
133*607232e4SMarek Vasut {
134*607232e4SMarek Vasut iomux_cfg_t mux;
135*607232e4SMarek Vasut uint32_t val = 0;
136*607232e4SMarek Vasut int i;
137*607232e4SMarek Vasut
138*607232e4SMarek Vasut /* Mangle the register offset. */
139*607232e4SMarek Vasut reg = ((reg & 0xff) << 1) | (((reg >> 8) & 0xff) << 10);
140*607232e4SMarek Vasut
141*607232e4SMarek Vasut /*
142*607232e4SMarek Vasut * The SmartLCD interface on MX233 can only do WRITE operation
143*607232e4SMarek Vasut * via the LCDIF controller. Implement the READ operation by
144*607232e4SMarek Vasut * fiddling with bits.
145*607232e4SMarek Vasut */
146*607232e4SMarek Vasut mxs_iomux_setup_multiple_pads(iomux_lcd_gpio,
147*607232e4SMarek Vasut ARRAY_SIZE(iomux_lcd_gpio));
148*607232e4SMarek Vasut
149*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_RS__GPIO_1_19, 1);
150*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_CS__GPIO_1_21, 1);
151*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_WR__GPIO_1_20, 1);
152*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_ENABLE__GPIO_1_23, 1);
153*607232e4SMarek Vasut
154*607232e4SMarek Vasut for (i = 0; i < 18; i++) {
155*607232e4SMarek Vasut mux = MXS_IOMUX_PAD_NAKED(1, i, PAD_MUXSEL_GPIO);
156*607232e4SMarek Vasut gpio_direction_output(mux, 0);
157*607232e4SMarek Vasut }
158*607232e4SMarek Vasut
159*607232e4SMarek Vasut udelay(2);
160*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_RS__GPIO_1_19, 0);
161*607232e4SMarek Vasut udelay(1);
162*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_CS__GPIO_1_21, 0);
163*607232e4SMarek Vasut udelay(1);
164*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_WR__GPIO_1_20, 0);
165*607232e4SMarek Vasut udelay(1);
166*607232e4SMarek Vasut
167*607232e4SMarek Vasut for (i = 0; i < 18; i++) {
168*607232e4SMarek Vasut mux = MXS_IOMUX_PAD_NAKED(1, i, PAD_MUXSEL_GPIO);
169*607232e4SMarek Vasut gpio_direction_output(mux, (reg >> i) & 1);
170*607232e4SMarek Vasut }
171*607232e4SMarek Vasut udelay(1);
172*607232e4SMarek Vasut
173*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_WR__GPIO_1_20, 1);
174*607232e4SMarek Vasut udelay(3);
175*607232e4SMarek Vasut
176*607232e4SMarek Vasut for (i = 0; i < 18; i++) {
177*607232e4SMarek Vasut mux = MXS_IOMUX_PAD_NAKED(1, i, PAD_MUXSEL_GPIO);
178*607232e4SMarek Vasut gpio_direction_input(mux);
179*607232e4SMarek Vasut }
180*607232e4SMarek Vasut udelay(2);
181*607232e4SMarek Vasut
182*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_ENABLE__GPIO_1_23, 0);
183*607232e4SMarek Vasut udelay(1);
184*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_RS__GPIO_1_19, 1);
185*607232e4SMarek Vasut udelay(1);
186*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_ENABLE__GPIO_1_23, 1);
187*607232e4SMarek Vasut udelay(3);
188*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_ENABLE__GPIO_1_23, 0);
189*607232e4SMarek Vasut udelay(2);
190*607232e4SMarek Vasut
191*607232e4SMarek Vasut for (i = 0; i < 18; i++) {
192*607232e4SMarek Vasut mux = MXS_IOMUX_PAD_NAKED(1, i, PAD_MUXSEL_GPIO);
193*607232e4SMarek Vasut val |= !!gpio_get_value(mux) << i;
194*607232e4SMarek Vasut }
195*607232e4SMarek Vasut udelay(1);
196*607232e4SMarek Vasut
197*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_ENABLE__GPIO_1_23, 1);
198*607232e4SMarek Vasut udelay(1);
199*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_LCD_CS__GPIO_1_21, 1);
200*607232e4SMarek Vasut udelay(1);
201*607232e4SMarek Vasut
202*607232e4SMarek Vasut mxs_iomux_setup_multiple_pads(iomux_lcd_lcd,
203*607232e4SMarek Vasut ARRAY_SIZE(iomux_lcd_lcd));
204*607232e4SMarek Vasut
205*607232e4SMarek Vasut /* Demangle the register value. */
206*607232e4SMarek Vasut *value = ((val >> 1) & 0xff) | ((val >> 2) & 0xff00);
207*607232e4SMarek Vasut
208*607232e4SMarek Vasut writel(val, 0x2000);
209*607232e4SMarek Vasut return 0;
210*607232e4SMarek Vasut }
211*607232e4SMarek Vasut
mxsfb_write_byte(uint32_t payload,const unsigned int data)212*607232e4SMarek Vasut static int mxsfb_write_byte(uint32_t payload, const unsigned int data)
213*607232e4SMarek Vasut {
214*607232e4SMarek Vasut struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
215*607232e4SMarek Vasut const unsigned int timeout = 0x10000;
216*607232e4SMarek Vasut
217*607232e4SMarek Vasut /* What is going on here I do not know. FIXME */
218*607232e4SMarek Vasut payload = ((payload & 0xff) << 1) | (((payload >> 8) & 0xff) << 10);
219*607232e4SMarek Vasut
220*607232e4SMarek Vasut if (mxs_wait_mask_clr(®s->hw_lcdif_ctrl_reg, LCDIF_CTRL_RUN,
221*607232e4SMarek Vasut timeout))
222*607232e4SMarek Vasut return -ETIMEDOUT;
223*607232e4SMarek Vasut
224*607232e4SMarek Vasut writel((1 << LCDIF_TRANSFER_COUNT_V_COUNT_OFFSET) |
225*607232e4SMarek Vasut (1 << LCDIF_TRANSFER_COUNT_H_COUNT_OFFSET),
226*607232e4SMarek Vasut ®s->hw_lcdif_transfer_count);
227*607232e4SMarek Vasut
228*607232e4SMarek Vasut writel(LCDIF_CTRL_DATA_SELECT | LCDIF_CTRL_RUN,
229*607232e4SMarek Vasut ®s->hw_lcdif_ctrl_clr);
230*607232e4SMarek Vasut
231*607232e4SMarek Vasut if (data)
232*607232e4SMarek Vasut writel(LCDIF_CTRL_DATA_SELECT, ®s->hw_lcdif_ctrl_set);
233*607232e4SMarek Vasut
234*607232e4SMarek Vasut writel(LCDIF_CTRL_RUN, ®s->hw_lcdif_ctrl_set);
235*607232e4SMarek Vasut
236*607232e4SMarek Vasut if (mxs_wait_mask_clr(®s->hw_lcdif_lcdif_stat_reg, 1 << 29,
237*607232e4SMarek Vasut timeout))
238*607232e4SMarek Vasut return -ETIMEDOUT;
239*607232e4SMarek Vasut
240*607232e4SMarek Vasut writel(payload, ®s->hw_lcdif_data);
241*607232e4SMarek Vasut return mxs_wait_mask_clr(®s->hw_lcdif_ctrl_reg, LCDIF_CTRL_RUN,
242*607232e4SMarek Vasut timeout);
243*607232e4SMarek Vasut }
244*607232e4SMarek Vasut
mxsfb_write_register(uint32_t reg,uint32_t data)245*607232e4SMarek Vasut static void mxsfb_write_register(uint32_t reg, uint32_t data)
246*607232e4SMarek Vasut {
247*607232e4SMarek Vasut mxsfb_write_byte(reg, 0);
248*607232e4SMarek Vasut mxsfb_write_byte(data, 1);
249*607232e4SMarek Vasut }
250*607232e4SMarek Vasut
251*607232e4SMarek Vasut static const struct {
252*607232e4SMarek Vasut uint8_t reg;
253*607232e4SMarek Vasut uint8_t delay;
254*607232e4SMarek Vasut uint16_t val;
255*607232e4SMarek Vasut } lcd_regs[] = {
256*607232e4SMarek Vasut { 0xe5, 0 , 0x78f0 },
257*607232e4SMarek Vasut { 0xe3, 0 , 0x3008 },
258*607232e4SMarek Vasut { 0xe7, 0 , 0x0012 },
259*607232e4SMarek Vasut { 0xef, 0 , 0x1231 },
260*607232e4SMarek Vasut { 0x00, 0 , 0x0001 },
261*607232e4SMarek Vasut { 0x01, 0 , 0x0100 },
262*607232e4SMarek Vasut { 0x02, 0 , 0x0700 },
263*607232e4SMarek Vasut { 0x03, 0 , 0x1030 },
264*607232e4SMarek Vasut { 0x04, 0 , 0x0000 },
265*607232e4SMarek Vasut { 0x08, 0 , 0x0207 },
266*607232e4SMarek Vasut { 0x09, 0 , 0x0000 },
267*607232e4SMarek Vasut { 0x0a, 0 , 0x0000 },
268*607232e4SMarek Vasut { 0x0c, 0 , 0x0000 },
269*607232e4SMarek Vasut { 0x0d, 0 , 0x0000 },
270*607232e4SMarek Vasut { 0x0f, 0 , 0x0000 },
271*607232e4SMarek Vasut { 0x10, 0 , 0x0000 },
272*607232e4SMarek Vasut { 0x11, 0 , 0x0007 },
273*607232e4SMarek Vasut { 0x12, 0 , 0x0000 },
274*607232e4SMarek Vasut { 0x13, 20 , 0x0000 },
275*607232e4SMarek Vasut /* Wait 20 mS here. */
276*607232e4SMarek Vasut { 0x10, 0 , 0x1290 },
277*607232e4SMarek Vasut { 0x11, 50 , 0x0007 },
278*607232e4SMarek Vasut /* Wait 50 mS here. */
279*607232e4SMarek Vasut { 0x12, 50 , 0x0019 },
280*607232e4SMarek Vasut /* Wait 50 mS here. */
281*607232e4SMarek Vasut { 0x13, 0 , 0x1700 },
282*607232e4SMarek Vasut { 0x29, 50 , 0x0014 },
283*607232e4SMarek Vasut /* Wait 50 mS here. */
284*607232e4SMarek Vasut { 0x20, 0 , 0x0000 },
285*607232e4SMarek Vasut { 0x21, 0 , 0x0000 },
286*607232e4SMarek Vasut { 0x30, 0 , 0x0504 },
287*607232e4SMarek Vasut { 0x31, 0 , 0x0007 },
288*607232e4SMarek Vasut { 0x32, 0 , 0x0006 },
289*607232e4SMarek Vasut { 0x35, 0 , 0x0106 },
290*607232e4SMarek Vasut { 0x36, 0 , 0x0202 },
291*607232e4SMarek Vasut { 0x37, 0 , 0x0504 },
292*607232e4SMarek Vasut { 0x38, 0 , 0x0500 },
293*607232e4SMarek Vasut { 0x39, 0 , 0x0706 },
294*607232e4SMarek Vasut { 0x3c, 0 , 0x0204 },
295*607232e4SMarek Vasut { 0x3d, 0 , 0x0202 },
296*607232e4SMarek Vasut { 0x50, 0 , 0x0000 },
297*607232e4SMarek Vasut { 0x51, 0 , 0x00ef },
298*607232e4SMarek Vasut { 0x52, 0 , 0x0000 },
299*607232e4SMarek Vasut { 0x53, 0 , 0x013f },
300*607232e4SMarek Vasut { 0x60, 0 , 0xa700 },
301*607232e4SMarek Vasut { 0x61, 0 , 0x0001 },
302*607232e4SMarek Vasut { 0x6a, 0 , 0x0000 },
303*607232e4SMarek Vasut { 0x2b, 50 , 0x000d },
304*607232e4SMarek Vasut /* Wait 50 mS here. */
305*607232e4SMarek Vasut { 0x90, 0 , 0x0011 },
306*607232e4SMarek Vasut { 0x92, 0 , 0x0600 },
307*607232e4SMarek Vasut { 0x93, 0 , 0x0003 },
308*607232e4SMarek Vasut { 0x95, 0 , 0x0110 },
309*607232e4SMarek Vasut { 0x97, 0 , 0x0000 },
310*607232e4SMarek Vasut { 0x98, 0 , 0x0000 },
311*607232e4SMarek Vasut { 0x07, 0 , 0x0173 },
312*607232e4SMarek Vasut };
313*607232e4SMarek Vasut
board_mxsfb_system_setup(void)314*607232e4SMarek Vasut void board_mxsfb_system_setup(void)
315*607232e4SMarek Vasut {
316*607232e4SMarek Vasut struct mxs_lcdif_regs *regs = (struct mxs_lcdif_regs *)MXS_LCDIF_BASE;
317*607232e4SMarek Vasut uint32_t id;
318*607232e4SMarek Vasut int i;
319*607232e4SMarek Vasut
320*607232e4SMarek Vasut /* Switch the LCDIF into System-Mode */
321*607232e4SMarek Vasut writel(LCDIF_CTRL_LCDIF_MASTER | LCDIF_CTRL_DOTCLK_MODE |
322*607232e4SMarek Vasut LCDIF_CTRL_BYPASS_COUNT, ®s->hw_lcdif_ctrl_clr);
323*607232e4SMarek Vasut
324*607232e4SMarek Vasut /* To program the LCD, switch to 18bit bus + 18bit data. */
325*607232e4SMarek Vasut clrsetbits_le32(®s->hw_lcdif_ctrl,
326*607232e4SMarek Vasut LCDIF_CTRL_WORD_LENGTH_MASK | LCDIF_CTRL_LCD_DATABUS_WIDTH_MASK,
327*607232e4SMarek Vasut LCDIF_CTRL_WORD_LENGTH_18BIT |
328*607232e4SMarek Vasut LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT);
329*607232e4SMarek Vasut
330*607232e4SMarek Vasut mxsfb_read_register(0, &id);
331*607232e4SMarek Vasut writel(id, 0x2004);
332*607232e4SMarek Vasut
333*607232e4SMarek Vasut /* Restart the SmartLCD controller */
334*607232e4SMarek Vasut mdelay(50);
335*607232e4SMarek Vasut writel(1, ®s->hw_lcdif_ctrl1_set);
336*607232e4SMarek Vasut mdelay(50);
337*607232e4SMarek Vasut writel(1, ®s->hw_lcdif_ctrl1_clr);
338*607232e4SMarek Vasut mdelay(50);
339*607232e4SMarek Vasut writel(1, ®s->hw_lcdif_ctrl1_set);
340*607232e4SMarek Vasut mdelay(50);
341*607232e4SMarek Vasut
342*607232e4SMarek Vasut /* Program the SmartLCD controller */
343*607232e4SMarek Vasut writel(LCDIF_CTRL1_RECOVER_ON_UNDERFLOW, ®s->hw_lcdif_ctrl1_set);
344*607232e4SMarek Vasut
345*607232e4SMarek Vasut writel((0x02 << LCDIF_TIMING_CMD_HOLD_OFFSET) |
346*607232e4SMarek Vasut (0x02 << LCDIF_TIMING_CMD_SETUP_OFFSET) |
347*607232e4SMarek Vasut (0x02 << LCDIF_TIMING_DATA_HOLD_OFFSET) |
348*607232e4SMarek Vasut (0x01 << LCDIF_TIMING_DATA_SETUP_OFFSET),
349*607232e4SMarek Vasut ®s->hw_lcdif_timing);
350*607232e4SMarek Vasut
351*607232e4SMarek Vasut /*
352*607232e4SMarek Vasut * ILI9325 init and configuration sequence.
353*607232e4SMarek Vasut */
354*607232e4SMarek Vasut for (i = 0; i < ARRAY_SIZE(lcd_regs); i++) {
355*607232e4SMarek Vasut mxsfb_write_register(lcd_regs[i].reg, lcd_regs[i].val);
356*607232e4SMarek Vasut if (lcd_regs[i].delay)
357*607232e4SMarek Vasut mdelay(lcd_regs[i].delay);
358*607232e4SMarek Vasut }
359*607232e4SMarek Vasut /* Turn on Framebuffer Upload Mode */
360*607232e4SMarek Vasut mxsfb_write_byte(0x22, 0);
361*607232e4SMarek Vasut
362*607232e4SMarek Vasut writel(LCDIF_CTRL_LCDIF_MASTER | LCDIF_CTRL_DATA_SELECT,
363*607232e4SMarek Vasut ®s->hw_lcdif_ctrl_set);
364*607232e4SMarek Vasut
365*607232e4SMarek Vasut /* Operate the framebuffer in 16bit mode. */
366*607232e4SMarek Vasut clrsetbits_le32(®s->hw_lcdif_ctrl,
367*607232e4SMarek Vasut LCDIF_CTRL_WORD_LENGTH_MASK | LCDIF_CTRL_LCD_DATABUS_WIDTH_MASK,
368*607232e4SMarek Vasut LCDIF_CTRL_WORD_LENGTH_16BIT |
369*607232e4SMarek Vasut LCDIF_CTRL_LCD_DATABUS_WIDTH_18BIT);
370*607232e4SMarek Vasut }
371*607232e4SMarek Vasut #endif
372*607232e4SMarek Vasut
board_init(void)373*607232e4SMarek Vasut int board_init(void)
374*607232e4SMarek Vasut {
375*607232e4SMarek Vasut /* Adress of boot parameters */
376*607232e4SMarek Vasut gd->bd->bi_boot_params = PHYS_SDRAM_1 + 0x100;
377*607232e4SMarek Vasut
378*607232e4SMarek Vasut /* Turn on PWM backlight */
379*607232e4SMarek Vasut gpio_direction_output(MX23_PAD_PWM2__GPIO_1_28, 1);
380*607232e4SMarek Vasut
381*607232e4SMarek Vasut return 0;
382*607232e4SMarek Vasut }
383*607232e4SMarek Vasut
board_eth_init(bd_t * bis)384*607232e4SMarek Vasut int board_eth_init(bd_t *bis)
385*607232e4SMarek Vasut {
386*607232e4SMarek Vasut usb_eth_initialize(bis);
387*607232e4SMarek Vasut return 0;
388*607232e4SMarek Vasut }
389