xref: /rk3399_rockchip-uboot/board/samsung/goni/lowlevel_init.S (revision d93d0f0cfef46293db97cbdc5e72c9e5bceadd02)
1c474a8ebSMinkyu Kang/*
2c474a8ebSMinkyu Kang * Memory Setup stuff - taken from blob memsetup.S
3c474a8ebSMinkyu Kang *
4c474a8ebSMinkyu Kang * Copyright (C) 2009 Samsung Electronics
5c474a8ebSMinkyu Kang * Kyungmin Park <kyungmin.park@samsung.com>
6c474a8ebSMinkyu Kang *
7c474a8ebSMinkyu Kang * See file CREDITS for list of people who contributed to this
8c474a8ebSMinkyu Kang * project.
9c474a8ebSMinkyu Kang *
10c474a8ebSMinkyu Kang * This program is free software; you can redistribute it and/or
11c474a8ebSMinkyu Kang * modify it under the terms of the GNU General Public License as
12c474a8ebSMinkyu Kang * published by the Free Software Foundation; either version 2 of
13c474a8ebSMinkyu Kang * the License, or (at your option) any later version.
14c474a8ebSMinkyu Kang *
15c474a8ebSMinkyu Kang * This program is distributed in the hope that it will be useful,
16c474a8ebSMinkyu Kang * but WITHOUT ANY WARRANTY; without even the implied warranty of
17c474a8ebSMinkyu Kang * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18c474a8ebSMinkyu Kang * GNU General Public License for more details.
19c474a8ebSMinkyu Kang *
20c474a8ebSMinkyu Kang * You should have received a copy of the GNU General Public License
21c474a8ebSMinkyu Kang * along with this program; if not, write to the Free Software
22c474a8ebSMinkyu Kang * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23c474a8ebSMinkyu Kang * MA 02111-1307 USA
24c474a8ebSMinkyu Kang */
25c474a8ebSMinkyu Kang
26c474a8ebSMinkyu Kang#include <config.h>
27c474a8ebSMinkyu Kang#include <version.h>
28c474a8ebSMinkyu Kang#include <asm/arch/cpu.h>
29c474a8ebSMinkyu Kang#include <asm/arch/clock.h>
30c474a8ebSMinkyu Kang#include <asm/arch/power.h>
31c474a8ebSMinkyu Kang
32c474a8ebSMinkyu Kang/*
33c474a8ebSMinkyu Kang * Register usages:
34c474a8ebSMinkyu Kang *
35c474a8ebSMinkyu Kang * r5 has zero always
36c474a8ebSMinkyu Kang * r7 has S5PC100 GPIO base, 0xE0300000
37c474a8ebSMinkyu Kang * r8 has real GPIO base, 0xE0300000, 0xE0200000 at S5PC100, S5PC110 repectively
38c474a8ebSMinkyu Kang * r9 has Mobile DDR size, 1 means 1GiB, 2 means 2GiB and so on
39c474a8ebSMinkyu Kang */
40c474a8ebSMinkyu Kang
41c474a8ebSMinkyu Kang_TEXT_BASE:
42c474a8ebSMinkyu Kang	.word	TEXT_BASE
43c474a8ebSMinkyu Kang
44c474a8ebSMinkyu Kang	.globl lowlevel_init
45c474a8ebSMinkyu Kanglowlevel_init:
46c474a8ebSMinkyu Kang	mov	r11, lr
47c474a8ebSMinkyu Kang
48c474a8ebSMinkyu Kang	/* r5 has always zero */
49c474a8ebSMinkyu Kang	mov	r5, #0
50c474a8ebSMinkyu Kang
51c474a8ebSMinkyu Kang	ldr	r7, =S5PC100_GPIO_BASE
52c474a8ebSMinkyu Kang	ldr	r8, =S5PC100_GPIO_BASE
53c474a8ebSMinkyu Kang	/* Read CPU ID */
54*d93d0f0cSMinkyu Kang	ldr	r2, =S5PC110_PRO_ID
55c474a8ebSMinkyu Kang	ldr	r0, [r2]
56c474a8ebSMinkyu Kang	mov	r1, #0x00010000
57c474a8ebSMinkyu Kang	and	r0, r0, r1
58c474a8ebSMinkyu Kang	cmp	r0, r5
59c474a8ebSMinkyu Kang	beq	100f
60c474a8ebSMinkyu Kang	ldr	r8, =S5PC110_GPIO_BASE
61c474a8ebSMinkyu Kang100:
62c474a8ebSMinkyu Kang	/* Turn on KEY_LED_ON [GPJ4(1)] XMSMWEN */
63c474a8ebSMinkyu Kang	cmp	r7, r8
64c474a8ebSMinkyu Kang	beq	skip_check_didle			@ Support C110 only
65c474a8ebSMinkyu Kang
66c474a8ebSMinkyu Kang	ldr	r0, =S5PC110_RST_STAT
67c474a8ebSMinkyu Kang	ldr	r1, [r0]
68c474a8ebSMinkyu Kang	and	r1, r1, #0x000D0000
69c474a8ebSMinkyu Kang	cmp	r1, #(0x1 << 19)			@ DEEPIDLE_WAKEUP
70c474a8ebSMinkyu Kang	beq	didle_wakeup
71c474a8ebSMinkyu Kang	cmp	r7, r8
72c474a8ebSMinkyu Kang
73c474a8ebSMinkyu Kangskip_check_didle:
74c474a8ebSMinkyu Kang	addeq	r0, r8, #0x280				@ S5PC100_GPIO_J4
75c474a8ebSMinkyu Kang	addne	r0, r8, #0x2C0				@ S5PC110_GPIO_J4
76c474a8ebSMinkyu Kang	ldr	r1, [r0, #0x0]				@ GPIO_CON_OFFSET
77c474a8ebSMinkyu Kang	bic	r1, r1, #(0xf << 4)			@ 1 * 4-bit
78c474a8ebSMinkyu Kang	orr	r1, r1, #(0x1 << 4)
79c474a8ebSMinkyu Kang	str	r1, [r0, #0x0]				@ GPIO_CON_OFFSET
80c474a8ebSMinkyu Kang
81c474a8ebSMinkyu Kang	ldr	r1, [r0, #0x4]				@ GPIO_DAT_OFFSET
82c474a8ebSMinkyu Kang#ifdef CONFIG_ONENAND_IPL
83c474a8ebSMinkyu Kang	orr	r1, r1, #(1 << 1)			@ 1 * 1-bit
84c474a8ebSMinkyu Kang#else
85c474a8ebSMinkyu Kang	bic	r1, r1, #(1 << 1)
86c474a8ebSMinkyu Kang#endif
87c474a8ebSMinkyu Kang	str	r1, [r0, #0x4]				@ GPIO_DAT_OFFSET
88c474a8ebSMinkyu Kang
89c474a8ebSMinkyu Kang	/* Don't setup at s5pc100 */
90c474a8ebSMinkyu Kang	beq	100f
91c474a8ebSMinkyu Kang
92c474a8ebSMinkyu Kang	/*
93c474a8ebSMinkyu Kang	 * Initialize Async Register Setting for EVT1
94c474a8ebSMinkyu Kang	 * Because we are setting EVT1 as the default value of EVT0,
95c474a8ebSMinkyu Kang	 * setting EVT0 as well does not make things worse.
96c474a8ebSMinkyu Kang	 * Thus, for the simplicity, we set for EVT0, too
97c474a8ebSMinkyu Kang	 *
98c474a8ebSMinkyu Kang	 * The "Async Registers" are:
99c474a8ebSMinkyu Kang	 *	0xE0F0_0000
100c474a8ebSMinkyu Kang	 *	0xE1F0_0000
101c474a8ebSMinkyu Kang	 *	0xF180_0000
102c474a8ebSMinkyu Kang	 *	0xF190_0000
103c474a8ebSMinkyu Kang	 *	0xF1A0_0000
104c474a8ebSMinkyu Kang	 *	0xF1B0_0000
105c474a8ebSMinkyu Kang	 *	0xF1C0_0000
106c474a8ebSMinkyu Kang	 *	0xF1D0_0000
107c474a8ebSMinkyu Kang	 *	0xF1E0_0000
108c474a8ebSMinkyu Kang	 *	0xF1F0_0000
109c474a8ebSMinkyu Kang	 *	0xFAF0_0000
110c474a8ebSMinkyu Kang	 */
111c474a8ebSMinkyu Kang	ldr     r0, =0xe0f00000
112c474a8ebSMinkyu Kang	ldr     r1, [r0]
113c474a8ebSMinkyu Kang	bic     r1, r1, #0x1
114c474a8ebSMinkyu Kang	str     r1, [r0]
115c474a8ebSMinkyu Kang
116c474a8ebSMinkyu Kang	ldr     r0, =0xe1f00000
117c474a8ebSMinkyu Kang	ldr     r1, [r0]
118c474a8ebSMinkyu Kang	bic     r1, r1, #0x1
119c474a8ebSMinkyu Kang	str     r1, [r0]
120c474a8ebSMinkyu Kang
121c474a8ebSMinkyu Kang	ldr     r0, =0xf1800000
122c474a8ebSMinkyu Kang	ldr     r1, [r0]
123c474a8ebSMinkyu Kang	bic     r1, r1, #0x1
124c474a8ebSMinkyu Kang	str     r1, [r0]
125c474a8ebSMinkyu Kang
126c474a8ebSMinkyu Kang	ldr     r0, =0xf1900000
127c474a8ebSMinkyu Kang	ldr     r1, [r0]
128c474a8ebSMinkyu Kang	bic     r1, r1, #0x1
129c474a8ebSMinkyu Kang	str     r1, [r0]
130c474a8ebSMinkyu Kang
131c474a8ebSMinkyu Kang	ldr     r0, =0xf1a00000
132c474a8ebSMinkyu Kang	ldr     r1, [r0]
133c474a8ebSMinkyu Kang	bic     r1, r1, #0x1
134c474a8ebSMinkyu Kang	str     r1, [r0]
135c474a8ebSMinkyu Kang
136c474a8ebSMinkyu Kang	ldr     r0, =0xf1b00000
137c474a8ebSMinkyu Kang	ldr     r1, [r0]
138c474a8ebSMinkyu Kang	bic     r1, r1, #0x1
139c474a8ebSMinkyu Kang	str     r1, [r0]
140c474a8ebSMinkyu Kang
141c474a8ebSMinkyu Kang	ldr     r0, =0xf1c00000
142c474a8ebSMinkyu Kang	ldr     r1, [r0]
143c474a8ebSMinkyu Kang	bic     r1, r1, #0x1
144c474a8ebSMinkyu Kang	str     r1, [r0]
145c474a8ebSMinkyu Kang
146c474a8ebSMinkyu Kang	ldr     r0, =0xf1d00000
147c474a8ebSMinkyu Kang	ldr     r1, [r0]
148c474a8ebSMinkyu Kang	bic     r1, r1, #0x1
149c474a8ebSMinkyu Kang	str     r1, [r0]
150c474a8ebSMinkyu Kang
151c474a8ebSMinkyu Kang	ldr     r0, =0xf1e00000
152c474a8ebSMinkyu Kang	ldr     r1, [r0]
153c474a8ebSMinkyu Kang	bic     r1, r1, #0x1
154c474a8ebSMinkyu Kang	str     r1, [r0]
155c474a8ebSMinkyu Kang
156c474a8ebSMinkyu Kang	ldr     r0, =0xf1f00000
157c474a8ebSMinkyu Kang	ldr     r1, [r0]
158c474a8ebSMinkyu Kang	bic     r1, r1, #0x1
159c474a8ebSMinkyu Kang	str     r1, [r0]
160c474a8ebSMinkyu Kang
161c474a8ebSMinkyu Kang	ldr     r0, =0xfaf00000
162c474a8ebSMinkyu Kang	ldr     r1, [r0]
163c474a8ebSMinkyu Kang	bic     r1, r1, #0x1
164c474a8ebSMinkyu Kang	str     r1, [r0]
165c474a8ebSMinkyu Kang
166c474a8ebSMinkyu Kang	/*
167c474a8ebSMinkyu Kang	 * Diable ABB block to reduce sleep current at low temperature
168c474a8ebSMinkyu Kang	 * Note that it's hidden register setup don't modify it
169c474a8ebSMinkyu Kang	 */
170c474a8ebSMinkyu Kang	ldr	r0, =0xE010C300
171c474a8ebSMinkyu Kang	ldr	r1, =0x00800000
172c474a8ebSMinkyu Kang	str	r1, [r0]
173c474a8ebSMinkyu Kang
174c474a8ebSMinkyu Kang100:
175c474a8ebSMinkyu Kang	/* IO retension release */
176c474a8ebSMinkyu Kang	ldreq	r0, =S5PC100_OTHERS			@ 0xE0108200
177c474a8ebSMinkyu Kang	ldrne	r0, =S5PC110_OTHERS			@ 0xE010E000
178c474a8ebSMinkyu Kang	ldr	r1, [r0]
179c474a8ebSMinkyu Kang	ldreq	r2, =(1 << 31)				@ IO_RET_REL
180c474a8ebSMinkyu Kang	ldrne	r2, =((1 << 31) | (1 << 30) | (1 << 29) | (1 << 28))
181c474a8ebSMinkyu Kang	orr	r1, r1, r2
182c474a8ebSMinkyu Kang	/* Do not release retention here for S5PC110 */
183c474a8ebSMinkyu Kang	streq	r1, [r0]
184c474a8ebSMinkyu Kang
185c474a8ebSMinkyu Kang#ifndef CONFIG_ONENAND_IPL
186c474a8ebSMinkyu Kang	/* Disable Watchdog */
187c474a8ebSMinkyu Kang	ldreq	r0, =S5PC100_WATCHDOG_BASE		@ 0xEA200000
188c474a8ebSMinkyu Kang	ldrne	r0, =S5PC110_WATCHDOG_BASE		@ 0xE2700000
189c474a8ebSMinkyu Kang	str	r5, [r0]
190c474a8ebSMinkyu Kang
191c474a8ebSMinkyu Kang	/* setting SRAM */
192c474a8ebSMinkyu Kang	ldreq	r0, =S5PC100_SROMC_BASE
193c474a8ebSMinkyu Kang	ldrne	r0, =S5PC110_SROMC_BASE
194c474a8ebSMinkyu Kang	ldr	r1, =0x9
195c474a8ebSMinkyu Kang	str	r1, [r0]
196c474a8ebSMinkyu Kang#endif
197c474a8ebSMinkyu Kang
198c474a8ebSMinkyu Kang	/* S5PC100 has 3 groups of interrupt sources */
199c474a8ebSMinkyu Kang	ldreq	r0, =S5PC100_VIC0_BASE			@ 0xE4000000
200c474a8ebSMinkyu Kang	ldrne	r0, =S5PC110_VIC0_BASE			@ 0xF2000000
201c474a8ebSMinkyu Kang	add	r1, r0, #0x00100000
202c474a8ebSMinkyu Kang	add	r2, r0, #0x00200000
203c474a8ebSMinkyu Kang
204c474a8ebSMinkyu Kang	/* Disable all interrupts (VIC0, VIC1 and VIC2) */
205c474a8ebSMinkyu Kang	mvn	r3, #0x0
206c474a8ebSMinkyu Kang	str	r3, [r0, #0x14]				@ INTENCLEAR
207c474a8ebSMinkyu Kang	str	r3, [r1, #0x14]				@ INTENCLEAR
208c474a8ebSMinkyu Kang	str	r3, [r2, #0x14]				@ INTENCLEAR
209c474a8ebSMinkyu Kang
210c474a8ebSMinkyu Kang#ifndef CONFIG_ONENAND_IPL
211c474a8ebSMinkyu Kang	/* Set all interrupts as IRQ */
212c474a8ebSMinkyu Kang	str	r5, [r0, #0xc]				@ INTSELECT
213c474a8ebSMinkyu Kang	str	r5, [r1, #0xc]				@ INTSELECT
214c474a8ebSMinkyu Kang	str	r5, [r2, #0xc]				@ INTSELECT
215c474a8ebSMinkyu Kang
216c474a8ebSMinkyu Kang	/* Pending Interrupt Clear */
217c474a8ebSMinkyu Kang	str	r5, [r0, #0xf00]			@ INTADDRESS
218c474a8ebSMinkyu Kang	str	r5, [r1, #0xf00]			@ INTADDRESS
219c474a8ebSMinkyu Kang	str	r5, [r2, #0xf00]			@ INTADDRESS
220c474a8ebSMinkyu Kang#endif
221c474a8ebSMinkyu Kang
222c474a8ebSMinkyu Kang#ifndef CONFIG_ONENAND_IPL
223c474a8ebSMinkyu Kang	/* for UART */
224c474a8ebSMinkyu Kang	bl	uart_asm_init
225c474a8ebSMinkyu Kang
226c474a8ebSMinkyu Kang	bl	internal_ram_init
227c474a8ebSMinkyu Kang#endif
228c474a8ebSMinkyu Kang
229c474a8ebSMinkyu Kang#ifdef CONFIG_ONENAND_IPL
230c474a8ebSMinkyu Kang	/* init system clock */
231c474a8ebSMinkyu Kang	bl	system_clock_init
232c474a8ebSMinkyu Kang
233c474a8ebSMinkyu Kang	/* OneNAND Sync Read Support at S5PC110 only
234c474a8ebSMinkyu Kang	 * RM[15]	: Sync Read
235c474a8ebSMinkyu Kang	 * BRWL[14:12]	: 7 CLK
236c474a8ebSMinkyu Kang	 * BL[11:9]	: Continuous
237c474a8ebSMinkyu Kang	 * VHF[3]	: Very High Frequency Enable (Over 83MHz)
238c474a8ebSMinkyu Kang	 * HF[2]	: High Frequency Enable (Over 66MHz)
239c474a8ebSMinkyu Kang	 * WM[1]	: Sync Write
240c474a8ebSMinkyu Kang	 */
241c474a8ebSMinkyu Kang	cmp	r7, r8
242c474a8ebSMinkyu Kang	ldrne	r1, =0xE006
243c474a8ebSMinkyu Kang	ldrne	r0, =0xB001E442
244c474a8ebSMinkyu Kang	strneh	r1, [r0]
245c474a8ebSMinkyu Kang
246c474a8ebSMinkyu Kang	/*
247c474a8ebSMinkyu Kang	 * GCE[26]	: Gated Clock Enable
248c474a8ebSMinkyu Kang	 * RPE[17]	: Enables Read Prefetch
249c474a8ebSMinkyu Kang	 */
250c474a8ebSMinkyu Kang	ldrne	r1, =((1 << 26) | (1 << 17) | 0xE006)
251c474a8ebSMinkyu Kang	ldrne	r0, =0xB0600000
252c474a8ebSMinkyu Kang	strne	r1, [r0, #0x100]			@ ONENAND_IF_CTRL
253c474a8ebSMinkyu Kang	ldrne	r1, =0x1212
254c474a8ebSMinkyu Kang	strne	r1, [r0, #0x108]
255c474a8ebSMinkyu Kang
256c474a8ebSMinkyu Kang	/* Board detection to set proper memory configuration */
257c474a8ebSMinkyu Kang	cmp	r7, r8
258c474a8ebSMinkyu Kang	moveq	r9, #1		/* r9 has 1Gib default at s5pc100 */
259c474a8ebSMinkyu Kang	movne	r9, #2		/* r9 has 2Gib default at s5pc110 */
260c474a8ebSMinkyu Kang
261c474a8ebSMinkyu Kang	ldr	r2, =0xE0200200
262c474a8ebSMinkyu Kang	ldr	r4, [r2, #0x48]
263c474a8ebSMinkyu Kang
264c474a8ebSMinkyu Kang	bic	r1, r4, #(0x3F << 4)	/* PULLUP_DISABLE: 3 * 2-bit */
265c474a8ebSMinkyu Kang	bic	r1, r1, #(0x3 << 2)	/* PULLUP_DISABLE: 2 * 2-bit */
266c474a8ebSMinkyu Kang	bic	r1, r1, #(0x3 << 14)	/* PULLUP_DISABLE: 2 * 2-bit */
267c474a8ebSMinkyu Kang	str	r1, [r2, #0x48]
268c474a8ebSMinkyu Kang	/* For write completion */
269c474a8ebSMinkyu Kang	nop
270c474a8ebSMinkyu Kang	nop
271c474a8ebSMinkyu Kang
272c474a8ebSMinkyu Kang	ldr	r3, [r2, #0x44]
273c474a8ebSMinkyu Kang	and	r1, r3, #(0x7 << 2)
274c474a8ebSMinkyu Kang	mov	r1, r1, lsr #2
275c474a8ebSMinkyu Kang	cmp	r1, #0x5
276c474a8ebSMinkyu Kang	moveq	r9, #3
277c474a8ebSMinkyu Kang	cmp	r1, #0x6
278c474a8ebSMinkyu Kang	moveq	r9, #1
279c474a8ebSMinkyu Kang	cmp	r1, #0x7
280c474a8ebSMinkyu Kang	moveq	r9, #2
281c474a8ebSMinkyu Kang	and	r0, r3, #(0x1 << 1)
282c474a8ebSMinkyu Kang	mov	r0, r0, lsr #1
283c474a8ebSMinkyu Kang	orr	r1, r1, r0, lsl #3
284c474a8ebSMinkyu Kang	cmp	r1, #0x8
285c474a8ebSMinkyu Kang	moveq	r9, #3
286c474a8ebSMinkyu Kang	and	r1, r3, #(0x7 << 2)
287c474a8ebSMinkyu Kang	mov	r1, r1, lsr #2
288c474a8ebSMinkyu Kang	and	r0, r3, #(0x1 << 7)
289c474a8ebSMinkyu Kang	mov	r0, r0, lsr #7
290c474a8ebSMinkyu Kang	orr	r1, r1, r0, lsl #3
291c474a8ebSMinkyu Kang	cmp	r1, #0x9
292c474a8ebSMinkyu Kang	moveq	r9, #3
293c474a8ebSMinkyu Kang	str	r4, [r2, #0x48]		/* Restore PULLUP configuration */
294c474a8ebSMinkyu Kang
295c474a8ebSMinkyu Kang	bl	mem_ctrl_asm_init
296c474a8ebSMinkyu Kang
297c474a8ebSMinkyu Kang	/* Wakeup support. Don't know if it's going to be used, untested. */
298c474a8ebSMinkyu Kang	ldreq	r0, =S5PC100_RST_STAT
299c474a8ebSMinkyu Kang	ldrne	r0, =S5PC110_RST_STAT
300c474a8ebSMinkyu Kang	ldr	r1, [r0]
301c474a8ebSMinkyu Kang	biceq	r1, r1, #0xfffffff7
302c474a8ebSMinkyu Kang	moveq	r2, #(1 << 3)
303c474a8ebSMinkyu Kang	bicne	r1, r1, #0xfffeffff
304c474a8ebSMinkyu Kang	movne	r2, #(1 << 16)
305c474a8ebSMinkyu Kang	cmp	r1, r2
306c474a8ebSMinkyu Kang	bne	1f
307c474a8ebSMinkyu Kangwakeup:
308c474a8ebSMinkyu Kang	/* turn off L2 cache */
309c474a8ebSMinkyu Kang	bl	l2_cache_disable
310c474a8ebSMinkyu Kang
311c474a8ebSMinkyu Kang	cmp	r7, r8
312c474a8ebSMinkyu Kang	ldreq	r0, =0xC100
313c474a8ebSMinkyu Kang	ldrne	r0, =0xC110
314c474a8ebSMinkyu Kang
315c474a8ebSMinkyu Kang	/* invalidate L2 cache also */
316c474a8ebSMinkyu Kang	bl	invalidate_dcache
317c474a8ebSMinkyu Kang
318c474a8ebSMinkyu Kang	/* turn on L2 cache */
319c474a8ebSMinkyu Kang	bl	l2_cache_enable
320c474a8ebSMinkyu Kang
321c474a8ebSMinkyu Kang	cmp	r7, r8
322c474a8ebSMinkyu Kang	/* Load return address and jump to kernel */
323c474a8ebSMinkyu Kang	ldreq	r0, =S5PC100_INFORM0
324c474a8ebSMinkyu Kang	ldrne	r0, =S5PC110_INFORM0
325c474a8ebSMinkyu Kang
326c474a8ebSMinkyu Kang	/* r1 = physical address of s5pc1xx_cpu_resume function */
327c474a8ebSMinkyu Kang	ldr	r1, [r0]
328c474a8ebSMinkyu Kang
329c474a8ebSMinkyu Kang	/* Jump to kernel (sleep-s5pc1xx.S) */
330c474a8ebSMinkyu Kang	mov	pc, r1
331c474a8ebSMinkyu Kang	nop
332c474a8ebSMinkyu Kang	nop
333c474a8ebSMinkyu Kang#else
334c474a8ebSMinkyu Kang	cmp	r7, r8
335c474a8ebSMinkyu Kang	/* Clear wakeup status register */
336c474a8ebSMinkyu Kang	ldreq	r0, =S5PC100_WAKEUP_STAT
337c474a8ebSMinkyu Kang	ldrne	r0, =S5PC110_WAKEUP_STAT
338c474a8ebSMinkyu Kang	ldr	r1, [r0]
339c474a8ebSMinkyu Kang	str	r1, [r0]
340c474a8ebSMinkyu Kang
341c474a8ebSMinkyu Kang	/* IO retension release */
342c474a8ebSMinkyu Kang	ldreq	r0, =S5PC100_OTHERS			@ 0xE0108200
343c474a8ebSMinkyu Kang	ldrne	r0, =S5PC110_OTHERS			@ 0xE010E000
344c474a8ebSMinkyu Kang	ldr	r1, [r0]
345c474a8ebSMinkyu Kang	ldreq	r2, =(1 << 31)				@ IO_RET_REL
346c474a8ebSMinkyu Kang	ldrne	r2, =((1 << 31) | (1 << 30) | (1 << 29) | (1 << 28))
347c474a8ebSMinkyu Kang	orr	r1, r1, r2
348c474a8ebSMinkyu Kang	str	r1, [r0]
349c474a8ebSMinkyu Kang
350c474a8ebSMinkyu Kang#endif
351c474a8ebSMinkyu Kang	b	1f
352c474a8ebSMinkyu Kang
353c474a8ebSMinkyu Kangdidle_wakeup:
354c474a8ebSMinkyu Kang	/* Wait when APLL is locked */
355c474a8ebSMinkyu Kang	ldr	r0, =0xE0100100			@ S5PC110_APLL_CON
356c474a8ebSMinkyu Kanglockloop:
357c474a8ebSMinkyu Kang	ldr	r1, [r0]
358c474a8ebSMinkyu Kang	and	r1, r1, #(1 << 29)
359c474a8ebSMinkyu Kang	cmp	r1, #(1 << 29)
360c474a8ebSMinkyu Kang	bne	lockloop
361c474a8ebSMinkyu Kang
362c474a8ebSMinkyu Kang	ldr	r0, =S5PC110_INFORM0
363c474a8ebSMinkyu Kang	ldr	r1, [r0]
364c474a8ebSMinkyu Kang	mov	pc, r1
365c474a8ebSMinkyu Kang	nop
366c474a8ebSMinkyu Kang	nop
367c474a8ebSMinkyu Kang	nop
368c474a8ebSMinkyu Kang	nop
369c474a8ebSMinkyu Kang	nop
370c474a8ebSMinkyu Kang
371c474a8ebSMinkyu Kang1:
372c474a8ebSMinkyu Kang	mov	lr, r11
373c474a8ebSMinkyu Kang	mov	pc, lr
374c474a8ebSMinkyu Kang
375c474a8ebSMinkyu Kang/*
376c474a8ebSMinkyu Kang * system_clock_init: Initialize core clock and bus clock.
377c474a8ebSMinkyu Kang * void system_clock_init(void)
378c474a8ebSMinkyu Kang */
379c474a8ebSMinkyu Kangsystem_clock_init:
380*d93d0f0cSMinkyu Kang	ldr	r0, =S5PC110_CLOCK_BASE		@ 0xE0100000
381c474a8ebSMinkyu Kang
382c474a8ebSMinkyu Kang	/* Check S5PC100 */
383c474a8ebSMinkyu Kang	cmp	r7, r8
384c474a8ebSMinkyu Kang	bne	110f
385c474a8ebSMinkyu Kang100:
386c474a8ebSMinkyu Kang	/* Set Lock Time */
387c474a8ebSMinkyu Kang	ldr	r1, =0xe10			@ Locktime : 0xe10 = 3600
388c474a8ebSMinkyu Kang	str	r1, [r0, #0x000]		@ S5PC100_APLL_LOCK
389c474a8ebSMinkyu Kang	str	r1, [r0, #0x004]		@ S5PC100_MPLL_LOCK
390c474a8ebSMinkyu Kang	str	r1, [r0, #0x008]		@ S5PC100_EPLL_LOCK
391c474a8ebSMinkyu Kang	str	r1, [r0, #0x00C]		@ S5PC100_HPLL_LOCK
392c474a8ebSMinkyu Kang
393c474a8ebSMinkyu Kang	/* S5P_APLL_CON */
394c474a8ebSMinkyu Kang	ldr	r1, =0x81bc0400		@ SDIV 0, PDIV 4, MDIV 444 (1333MHz)
395c474a8ebSMinkyu Kang	str	r1, [r0, #0x100]
396c474a8ebSMinkyu Kang	/* S5P_MPLL_CON */
397c474a8ebSMinkyu Kang	ldr	r1, =0x80590201		@ SDIV 1, PDIV 2, MDIV 89 (267MHz)
398c474a8ebSMinkyu Kang	str	r1, [r0, #0x104]
399c474a8ebSMinkyu Kang	/* S5P_EPLL_CON */
400c474a8ebSMinkyu Kang	ldr	r1, =0x80870303		@ SDIV 3, PDIV 3, MDIV 135 (67.5MHz)
401c474a8ebSMinkyu Kang	str	r1, [r0, #0x108]
402c474a8ebSMinkyu Kang	/* S5P_HPLL_CON */
403c474a8ebSMinkyu Kang	ldr	r1, =0x80600603		@ SDIV 3, PDIV 6, MDIV 96
404c474a8ebSMinkyu Kang	str	r1, [r0, #0x10C]
405c474a8ebSMinkyu Kang
406c474a8ebSMinkyu Kang	ldr     r1, [r0, #0x300]
407c474a8ebSMinkyu Kang	ldr     r2, =0x00003fff
408c474a8ebSMinkyu Kang	bic     r1, r1, r2
409c474a8ebSMinkyu Kang	ldr     r2, =0x00011301
410c474a8ebSMinkyu Kang
411c474a8ebSMinkyu Kang	orr	r1, r1, r2
412c474a8ebSMinkyu Kang	str	r1, [r0, #0x300]
413c474a8ebSMinkyu Kang	ldr     r1, [r0, #0x304]
414c474a8ebSMinkyu Kang	ldr     r2, =0x00011110
415c474a8ebSMinkyu Kang	orr     r1, r1, r2
416c474a8ebSMinkyu Kang	str     r1, [r0, #0x304]
417c474a8ebSMinkyu Kang	ldr     r1, =0x00000001
418c474a8ebSMinkyu Kang	str     r1, [r0, #0x308]
419c474a8ebSMinkyu Kang
420c474a8ebSMinkyu Kang	/* Set Source Clock */
421c474a8ebSMinkyu Kang	ldr	r1, =0x00001111			@ A, M, E, HPLL Muxing
422c474a8ebSMinkyu Kang	str	r1, [r0, #0x200]		@ S5PC1XX_CLK_SRC0
423c474a8ebSMinkyu Kang
424c474a8ebSMinkyu Kang	b	200f
425c474a8ebSMinkyu Kang110:
426c474a8ebSMinkyu Kang	ldr	r0, =0xE010C000			@ S5PC110_PWR_CFG
427c474a8ebSMinkyu Kang
428c474a8ebSMinkyu Kang	/* Set OSC_FREQ value */
429c474a8ebSMinkyu Kang	ldr	r1, =0xf
430c474a8ebSMinkyu Kang	str	r1, [r0, #0x100]		@ S5PC110_OSC_FREQ
431c474a8ebSMinkyu Kang
432c474a8ebSMinkyu Kang	/* Set MTC_STABLE value */
433c474a8ebSMinkyu Kang	ldr	r1, =0xffffffff
434c474a8ebSMinkyu Kang	str	r1, [r0, #0x110]		@ S5PC110_MTC_STABLE
435c474a8ebSMinkyu Kang
436c474a8ebSMinkyu Kang	/* Set CLAMP_STABLE value */
437c474a8ebSMinkyu Kang	ldr	r1, =0x3ff03ff
438c474a8ebSMinkyu Kang	str	r1, [r0, #0x114]		@ S5PC110_CLAMP_STABLE
439c474a8ebSMinkyu Kang
440*d93d0f0cSMinkyu Kang	ldr	r0, =S5PC110_CLOCK_BASE		@ 0xE0100000
441c474a8ebSMinkyu Kang
442c474a8ebSMinkyu Kang	/* Set Clock divider */
443c474a8ebSMinkyu Kang	ldr	r1, =0x14131330			@ 1:1:4:4, 1:4:5
444c474a8ebSMinkyu Kang	str	r1, [r0, #0x300]
445c474a8ebSMinkyu Kang	ldr	r1, =0x11110111			@ UART[3210]: MMC[3210]
446c474a8ebSMinkyu Kang	str	r1, [r0, #0x310]
447c474a8ebSMinkyu Kang
448c474a8ebSMinkyu Kang	/* Set Lock Time */
449c474a8ebSMinkyu Kang	ldr	r1, =0x2cf			@ Locktime : 30us
450c474a8ebSMinkyu Kang	str	r1, [r0, #0x000]		@ S5PC110_APLL_LOCK
451c474a8ebSMinkyu Kang	ldr	r1, =0xe10			@ Locktime : 0xe10 = 3600
452c474a8ebSMinkyu Kang	str	r1, [r0, #0x008]		@ S5PC110_MPLL_LOCK
453c474a8ebSMinkyu Kang	str	r1, [r0, #0x010]		@ S5PC110_EPLL_LOCK
454c474a8ebSMinkyu Kang	str	r1, [r0, #0x020]		@ S5PC110_VPLL_LOCK
455c474a8ebSMinkyu Kang
456c474a8ebSMinkyu Kang	/* S5PC110_APLL_CON */
457c474a8ebSMinkyu Kang	ldr	r1, =0x80C80601			@ 800MHz
458c474a8ebSMinkyu Kang	str	r1, [r0, #0x100]
459c474a8ebSMinkyu Kang	/* S5PC110_MPLL_CON */
460c474a8ebSMinkyu Kang	ldr	r1, =0x829B0C01			@ 667MHz
461c474a8ebSMinkyu Kang	str	r1, [r0, #0x108]
462c474a8ebSMinkyu Kang	/* S5PC110_EPLL_CON */
463c474a8ebSMinkyu Kang	ldr	r1, =0x80600602			@  96MHz VSEL 0 P 6 M 96 S 2
464c474a8ebSMinkyu Kang	str	r1, [r0, #0x110]
465c474a8ebSMinkyu Kang	/* S5PC110_VPLL_CON */
466c474a8ebSMinkyu Kang	ldr	r1, =0x806C0603			@  54MHz
467c474a8ebSMinkyu Kang	str	r1, [r0, #0x120]
468c474a8ebSMinkyu Kang
469c474a8ebSMinkyu Kang	/* Set Source Clock */
470c474a8ebSMinkyu Kang	ldr	r1, =0x10001111			@ A, M, E, VPLL Muxing
471c474a8ebSMinkyu Kang	str	r1, [r0, #0x200]		@ S5PC1XX_CLK_SRC0
472c474a8ebSMinkyu Kang
473c474a8ebSMinkyu Kang	/* OneDRAM(DMC0) clock setting */
474c474a8ebSMinkyu Kang	ldr	r1, =0x01000000			@ ONEDRAM_SEL[25:24] 1 SCLKMPLL
475c474a8ebSMinkyu Kang	str	r1, [r0, #0x218]		@ S5PC110_CLK_SRC6
476c474a8ebSMinkyu Kang	ldr	r1, =0x30000000			@ ONEDRAM_RATIO[31:28] 3 + 1
477c474a8ebSMinkyu Kang	str	r1, [r0, #0x318]		@ S5PC110_CLK_DIV6
478c474a8ebSMinkyu Kang
479c474a8ebSMinkyu Kang	/* XCLKOUT = XUSBXTI 24MHz */
480c474a8ebSMinkyu Kang	add	r2, r0, #0xE000			@ S5PC110_OTHERS
481c474a8ebSMinkyu Kang	ldr     r1, [r2]
482c474a8ebSMinkyu Kang	orr	r1, r1, #(0x3 << 8)		@ CLKOUT[9:8] 3 XUSBXTI
483c474a8ebSMinkyu Kang	str	r1, [r2]
484c474a8ebSMinkyu Kang
485c474a8ebSMinkyu Kang	/* CLK_IP0 */
486c474a8ebSMinkyu Kang	ldr	r1, =0x8fefeeb			@ DMC[1:0] PDMA0[3] IMEM[5]
487c474a8ebSMinkyu Kang	str	r1, [r0, #0x460]		@ S5PC110_CLK_IP0
488c474a8ebSMinkyu Kang
489c474a8ebSMinkyu Kang	/* CLK_IP1 */
490c474a8ebSMinkyu Kang	ldr	r1, =0xe9fdf0f9			@ FIMD[0] USBOTG[16]
491c474a8ebSMinkyu Kang						@ NANDXL[24]
492c474a8ebSMinkyu Kang	str	r1, [r0, #0x464]		@ S5PC110_CLK_IP1
493c474a8ebSMinkyu Kang
494c474a8ebSMinkyu Kang	/* CLK_IP2 */
495c474a8ebSMinkyu Kang	ldr	r1, =0xf75f7fc			@ CORESIGHT[8] MODEM[9]
496c474a8ebSMinkyu Kang						@ HOSTIF[10] HSMMC0[16]
497c474a8ebSMinkyu Kang						@ HSMMC2[18] VIC[27:24]
498c474a8ebSMinkyu Kang	str	r1, [r0, #0x468]		@ S5PC110_CLK_IP2
499c474a8ebSMinkyu Kang
500c474a8ebSMinkyu Kang	/* CLK_IP3 */
501c474a8ebSMinkyu Kang	ldr	r1, =0x8eff038c			@ I2C[8:6]
502c474a8ebSMinkyu Kang						@ SYSTIMER[16] UART0[17]
503c474a8ebSMinkyu Kang						@ UART1[18] UART2[19]
504c474a8ebSMinkyu Kang						@ UART3[20] WDT[22]
505c474a8ebSMinkyu Kang						@ PWM[23] GPIO[26] SYSCON[27]
506c474a8ebSMinkyu Kang	str	r1, [r0, #0x46c]		@ S5PC110_CLK_IP3
507c474a8ebSMinkyu Kang
508c474a8ebSMinkyu Kang	/* CLK_IP4 */
509c474a8ebSMinkyu Kang	ldr	r1, =0xfffffff1			@ CHIP_ID[0] TZPC[8:5]
510c474a8ebSMinkyu Kang	str	r1, [r0, #0x470]		@ S5PC110_CLK_IP3
511c474a8ebSMinkyu Kang
512c474a8ebSMinkyu Kang200:
513c474a8ebSMinkyu Kang	/* wait at least 200us to stablize all clock */
514c474a8ebSMinkyu Kang	mov	r2, #0x10000
515c474a8ebSMinkyu Kang1:	subs	r2, r2, #1
516c474a8ebSMinkyu Kang	bne	1b
517c474a8ebSMinkyu Kang
518c474a8ebSMinkyu Kang	mov	pc, lr
519c474a8ebSMinkyu Kang
520c474a8ebSMinkyu Kang#ifndef CONFIG_ONENAND_IPL
521c474a8ebSMinkyu Kanginternal_ram_init:
522c474a8ebSMinkyu Kang	ldreq	r0, =0xE3800000
523c474a8ebSMinkyu Kang	ldrne	r0, =0xF1500000
524c474a8ebSMinkyu Kang	ldr	r1, =0x0
525c474a8ebSMinkyu Kang	str	r1, [r0]
526c474a8ebSMinkyu Kang
527c474a8ebSMinkyu Kang	mov	pc, lr
528c474a8ebSMinkyu Kang#endif
529c474a8ebSMinkyu Kang
530c474a8ebSMinkyu Kang#ifndef CONFIG_ONENAND_IPL
531c474a8ebSMinkyu Kang/*
532c474a8ebSMinkyu Kang * uart_asm_init: Initialize UART's pins
533c474a8ebSMinkyu Kang */
534c474a8ebSMinkyu Kanguart_asm_init:
535c474a8ebSMinkyu Kang	/* set GPIO to enable UART0-UART4 */
536c474a8ebSMinkyu Kang	mov	r0, r8
537c474a8ebSMinkyu Kang	ldr	r1, =0x22222222
538c474a8ebSMinkyu Kang	str	r1, [r0, #0x0]			@ S5PC100_GPIO_A0_OFFSET
539c474a8ebSMinkyu Kang	ldr	r1, =0x00002222
540c474a8ebSMinkyu Kang	str	r1, [r0, #0x20]			@ S5PC100_GPIO_A1_OFFSET
541c474a8ebSMinkyu Kang
542c474a8ebSMinkyu Kang	/* Check S5PC100 */
543c474a8ebSMinkyu Kang	cmp	r7, r8
544c474a8ebSMinkyu Kang	bne	110f
545c474a8ebSMinkyu Kang
546c474a8ebSMinkyu Kang	/* UART_SEL GPK0[5] at S5PC100 */
547c474a8ebSMinkyu Kang	add	r0, r8, #0x2A0			@ S5PC100_GPIO_K0_OFFSET
548c474a8ebSMinkyu Kang	ldr	r1, [r0, #0x0]			@ S5PC1XX_GPIO_CON_OFFSET
549c474a8ebSMinkyu Kang	bic	r1, r1, #(0xf << 20)		@ 20 = 5 * 4-bit
550c474a8ebSMinkyu Kang	orr	r1, r1, #(0x1 << 20)		@ Output
551c474a8ebSMinkyu Kang	str	r1, [r0, #0x0]			@ S5PC1XX_GPIO_CON_OFFSET
552c474a8ebSMinkyu Kang
553c474a8ebSMinkyu Kang	ldr	r1, [r0, #0x8]			@ S5PC1XX_GPIO_PULL_OFFSET
554c474a8ebSMinkyu Kang	bic	r1, r1, #(0x3 << 10)		@ 10 = 5 * 2-bit
555c474a8ebSMinkyu Kang	orr	r1, r1, #(0x2 << 10)		@ Pull-up enabled
556c474a8ebSMinkyu Kang	str	r1, [r0, #0x8]			@ S5PC1XX_GPIO_PULL_OFFSET
557c474a8ebSMinkyu Kang
558c474a8ebSMinkyu Kang	ldr	r1, [r0, #0x4]			@ S5PC1XX_GPIO_DAT_OFFSET
559c474a8ebSMinkyu Kang	orr	r1, r1, #(1 << 5)		@ 5 = 5 * 1-bit
560c474a8ebSMinkyu Kang	str	r1, [r0, #0x4]			@ S5PC1XX_GPIO_DAT_OFFSET
561c474a8ebSMinkyu Kang
562c474a8ebSMinkyu Kang	b	200f
563c474a8ebSMinkyu Kang110:
564c474a8ebSMinkyu Kang	/*
565c474a8ebSMinkyu Kang	 * Note that the following address
566c474a8ebSMinkyu Kang	 * 0xE020'0360 is reserved address at S5PC100
567c474a8ebSMinkyu Kang	 */
568c474a8ebSMinkyu Kang	/* UART_SEL MP0_5[7] at S5PC110 */
569c474a8ebSMinkyu Kang	add	r0, r8, #0x360			@ S5PC110_GPIO_MP0_5_OFFSET
570c474a8ebSMinkyu Kang	ldr	r1, [r0, #0x0]			@ S5PC1XX_GPIO_CON_OFFSET
571c474a8ebSMinkyu Kang	bic	r1, r1, #(0xf << 28)		@ 28 = 7 * 4-bit
572c474a8ebSMinkyu Kang	orr	r1, r1, #(0x1 << 28)		@ Output
573c474a8ebSMinkyu Kang	str	r1, [r0, #0x0]			@ S5PC1XX_GPIO_CON_OFFSET
574c474a8ebSMinkyu Kang
575c474a8ebSMinkyu Kang	ldr	r1, [r0, #0x8]			@ S5PC1XX_GPIO_PULL_OFFSET
576c474a8ebSMinkyu Kang	bic	r1, r1, #(0x3 << 14)		@ 14 = 7 * 2-bit
577c474a8ebSMinkyu Kang	orr	r1, r1, #(0x2 << 14)		@ Pull-up enabled
578c474a8ebSMinkyu Kang	str	r1, [r0, #0x8]			@ S5PC1XX_GPIO_PULL_OFFSET
579c474a8ebSMinkyu Kang
580c474a8ebSMinkyu Kang	ldr	r1, [r0, #0x4]			@ S5PC1XX_GPIO_DAT_OFFSET
581c474a8ebSMinkyu Kang	orr	r1, r1, #(1 << 7)		@ 7 = 7 * 1-bit
582c474a8ebSMinkyu Kang	str	r1, [r0, #0x4]			@ S5PC1XX_GPIO_DAT_OFFSET
583c474a8ebSMinkyu Kang200:
584c474a8ebSMinkyu Kang	mov	pc, lr
585c474a8ebSMinkyu Kang#endif
586