xref: /rk3399_rockchip-uboot/board/ronetix/pm9g45/pm9g45.c (revision c62db35d52c6ba5f31ac36e690c58ec54b273298)
1b5d289fcSAsen Dimov /*
2b5d289fcSAsen Dimov  * (C) Copyright 2010
3b5d289fcSAsen Dimov  * Ilko Iliev <iliev@ronetix.at>
4b5d289fcSAsen Dimov  * Asen Dimov <dimov@ronetix.at>
5b5d289fcSAsen Dimov  * Ronetix GmbH <www.ronetix.at>
6b5d289fcSAsen Dimov  *
7b5d289fcSAsen Dimov  * (C) Copyright 2007-2008
8c9e798d3SStelian Pop  * Stelian Pop <stelian@popies.net>
9b5d289fcSAsen Dimov  * Lead Tech Design <www.leadtechdesign.com>
10b5d289fcSAsen Dimov  *
111a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
12b5d289fcSAsen Dimov  */
13b5d289fcSAsen Dimov 
14b5d289fcSAsen Dimov #include <common.h>
151ace4022SAlexey Brodkin #include <linux/sizes.h>
16eb6e608bSAsen Dimov #include <asm/io.h>
17ac45bb16SAndreas Bießmann #include <asm/gpio.h>
18b5d289fcSAsen Dimov #include <asm/arch/at91sam9_smc.h>
19b5d289fcSAsen Dimov #include <asm/arch/at91_common.h>
20b5d289fcSAsen Dimov #include <asm/arch/at91_rstc.h>
21b5d289fcSAsen Dimov #include <asm/arch/at91_matrix.h>
22eb6e608bSAsen Dimov #include <asm/arch/gpio.h>
23b5d289fcSAsen Dimov #include <asm/arch/clk.h>
24b5d289fcSAsen Dimov #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB)
25b5d289fcSAsen Dimov #include <net.h>
26b5d289fcSAsen Dimov #endif
27b5d289fcSAsen Dimov #include <netdev.h>
28*c62db35dSSimon Glass #include <asm/mach-types.h>
29b5d289fcSAsen Dimov 
30b5d289fcSAsen Dimov DECLARE_GLOBAL_DATA_PTR;
31b5d289fcSAsen Dimov 
32b5d289fcSAsen Dimov /*
33b5d289fcSAsen Dimov  * Miscelaneous platform dependent initialisations
34b5d289fcSAsen Dimov  */
35b5d289fcSAsen Dimov 
36b5d289fcSAsen Dimov #ifdef CONFIG_CMD_NAND
pm9g45_nand_hw_init(void)37b5d289fcSAsen Dimov static void pm9g45_nand_hw_init(void)
38b5d289fcSAsen Dimov {
39b5d289fcSAsen Dimov 	unsigned long csa;
40eb6e608bSAsen Dimov 	struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
41eb6e608bSAsen Dimov 	struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
42b5d289fcSAsen Dimov 
43b5d289fcSAsen Dimov 	/* Enable CS3 */
44b5d289fcSAsen Dimov 	csa = readl(&matrix->ccr[6]) | AT91_MATRIX_CSA_EBI_CS3A;
45b5d289fcSAsen Dimov 	writel(csa, &matrix->ccr[6]);
46b5d289fcSAsen Dimov 
47b5d289fcSAsen Dimov 	/* Configure SMC CS3 for NAND/SmartMedia */
48b5d289fcSAsen Dimov 	writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
49b5d289fcSAsen Dimov 		AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
50b5d289fcSAsen Dimov 		&smc->cs[3].setup);
51b5d289fcSAsen Dimov 
52b5d289fcSAsen Dimov 	writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(3) |
53b5d289fcSAsen Dimov 		AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(2),
54b5d289fcSAsen Dimov 		&smc->cs[3].pulse);
55b5d289fcSAsen Dimov 
56b5d289fcSAsen Dimov 	writel(AT91_SMC_CYCLE_NWE(7) | AT91_SMC_CYCLE_NRD(4),
57b5d289fcSAsen Dimov 		&smc->cs[3].cycle);
58b5d289fcSAsen Dimov 
59b5d289fcSAsen Dimov 	writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
60b5d289fcSAsen Dimov 		AT91_SMC_MODE_EXNW_DISABLE |
61b5d289fcSAsen Dimov 		AT91_SMC_MODE_DBW_8 |
62b5d289fcSAsen Dimov 		AT91_SMC_MODE_TDF_CYCLE(3),
63b5d289fcSAsen Dimov 		&smc->cs[3].mode);
64b5d289fcSAsen Dimov 
6570341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_PIOC);
66b5d289fcSAsen Dimov 
67b5d289fcSAsen Dimov #ifdef CONFIG_SYS_NAND_READY_PIN
68b5d289fcSAsen Dimov 	/* Configure RDY/BSY */
69ac45bb16SAndreas Bießmann 	gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
70b5d289fcSAsen Dimov #endif
71b5d289fcSAsen Dimov 
72b5d289fcSAsen Dimov 	/* Enable NandFlash */
73ac45bb16SAndreas Bießmann 	gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
74b5d289fcSAsen Dimov }
75b5d289fcSAsen Dimov #endif
76b5d289fcSAsen Dimov 
77b5d289fcSAsen Dimov #ifdef CONFIG_MACB
pm9g45_macb_hw_init(void)78b5d289fcSAsen Dimov static void pm9g45_macb_hw_init(void)
79b5d289fcSAsen Dimov {
80b5d289fcSAsen Dimov 	/*
81b5d289fcSAsen Dimov 	 * PD2 enables the 50MHz oscillator for Ethernet PHY
82b5d289fcSAsen Dimov 	 * 1 - enable
83b5d289fcSAsen Dimov 	 * 0 - disable
84b5d289fcSAsen Dimov 	 */
85b5d289fcSAsen Dimov 	at91_set_pio_output(AT91_PIO_PORTD, 2, 1);
86b5d289fcSAsen Dimov 	at91_set_pio_value(AT91_PIO_PORTD, 2, 1); /* 1- enable, 0 - disable */
87b5d289fcSAsen Dimov 
8870341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_EMAC);
89b5d289fcSAsen Dimov 
90b5d289fcSAsen Dimov 	/*
91b5d289fcSAsen Dimov 	 * Disable pull-up on:
92b5d289fcSAsen Dimov 	 *	RXDV (PA15) => PHY normal mode (not Test mode)
93b5d289fcSAsen Dimov 	 *	ERX0 (PA12) => PHY ADDR0
94b5d289fcSAsen Dimov 	 *	ERX1 (PA13) => PHY ADDR1 => PHYADDR = 0x0
95b5d289fcSAsen Dimov 	 *
96b5d289fcSAsen Dimov 	 * PHY has internal pull-down
97b5d289fcSAsen Dimov 	 */
98b5d289fcSAsen Dimov 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 0);
99b5d289fcSAsen Dimov 	at91_set_pio_pullup(AT91_PIO_PORTA, 12, 0);
100b5d289fcSAsen Dimov 	at91_set_pio_pullup(AT91_PIO_PORTA, 13, 0);
101b5d289fcSAsen Dimov 
102b5d289fcSAsen Dimov 	/* Re-enable pull-up */
103b5d289fcSAsen Dimov 	at91_set_pio_pullup(AT91_PIO_PORTA, 15, 1);
104b5d289fcSAsen Dimov 	at91_set_pio_pullup(AT91_PIO_PORTA, 12, 1);
105b5d289fcSAsen Dimov 	at91_set_pio_pullup(AT91_PIO_PORTA, 13, 1);
106b5d289fcSAsen Dimov 
107b5d289fcSAsen Dimov 	at91_macb_hw_init();
108b5d289fcSAsen Dimov }
109b5d289fcSAsen Dimov #endif
110b5d289fcSAsen Dimov 
board_early_init_f(void)111c4df2149SAsen Dimov int board_early_init_f(void)
112b5d289fcSAsen Dimov {
11370341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_PIOA);
11470341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_PIOB);
11570341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_PIOC);
11670341e2eSWenyou Yang 	at91_periph_clk_enable(ATMEL_ID_PIODE);
117b5d289fcSAsen Dimov 
118c4df2149SAsen Dimov 	at91_seriald_hw_init();
119c4df2149SAsen Dimov 
120c4df2149SAsen Dimov 	return 0;
121c4df2149SAsen Dimov }
122c4df2149SAsen Dimov 
board_init(void)123c4df2149SAsen Dimov int board_init(void)
124c4df2149SAsen Dimov {
125c4df2149SAsen Dimov 	/* arch number of AT91SAM9M10G45EK-Board */
126c4df2149SAsen Dimov 	gd->bd->bi_arch_number = MACH_TYPE_PM9G45;
127b5d289fcSAsen Dimov 	/* adress of boot parameters */
128b5d289fcSAsen Dimov 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
129b5d289fcSAsen Dimov 
130b5d289fcSAsen Dimov #ifdef CONFIG_CMD_NAND
131b5d289fcSAsen Dimov 	pm9g45_nand_hw_init();
132b5d289fcSAsen Dimov #endif
133b5d289fcSAsen Dimov 
134b5d289fcSAsen Dimov #ifdef CONFIG_MACB
135b5d289fcSAsen Dimov 	pm9g45_macb_hw_init();
136b5d289fcSAsen Dimov #endif
137b5d289fcSAsen Dimov 	return 0;
138b5d289fcSAsen Dimov }
139b5d289fcSAsen Dimov 
dram_init(void)140b5d289fcSAsen Dimov int dram_init(void)
141b5d289fcSAsen Dimov {
142510f794cSAsen Dimov 	/* dram_init must store complete ramsize in gd->ram_size */
143a55d23ccSAlbert ARIBAUD 	gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
144510f794cSAsen Dimov 				PHYS_SDRAM_SIZE);
145510f794cSAsen Dimov 	return 0;
146510f794cSAsen Dimov }
147510f794cSAsen Dimov 
dram_init_banksize(void)14876b00acaSSimon Glass int dram_init_banksize(void)
149510f794cSAsen Dimov {
150b5d289fcSAsen Dimov 	gd->bd->bi_dram[0].start = PHYS_SDRAM;
151b5d289fcSAsen Dimov 	gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
15276b00acaSSimon Glass 
15376b00acaSSimon Glass 	return 0;
154b5d289fcSAsen Dimov }
155b5d289fcSAsen Dimov 
156b5d289fcSAsen Dimov #ifdef CONFIG_RESET_PHY_R
reset_phy(void)157b5d289fcSAsen Dimov void reset_phy(void)
158b5d289fcSAsen Dimov {
159b5d289fcSAsen Dimov #ifdef CONFIG_MACB
160b5d289fcSAsen Dimov 	/*
161b5d289fcSAsen Dimov 	 * Initialize ethernet HW addr prior to starting Linux,
162b5d289fcSAsen Dimov 	 * needed for nfsroot
163b5d289fcSAsen Dimov 	 */
164d2eaec60SJoe Hershberger 	eth_init();
165b5d289fcSAsen Dimov #endif
166b5d289fcSAsen Dimov }
167b5d289fcSAsen Dimov #endif
168b5d289fcSAsen Dimov 
board_eth_init(bd_t * bis)169b5d289fcSAsen Dimov int board_eth_init(bd_t *bis)
170b5d289fcSAsen Dimov {
171b5d289fcSAsen Dimov 	int rc = 0;
172b5d289fcSAsen Dimov #ifdef CONFIG_MACB
173eb6e608bSAsen Dimov 	rc = macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC, 0x01);
174b5d289fcSAsen Dimov #endif
175b5d289fcSAsen Dimov 	return rc;
176b5d289fcSAsen Dimov }
177