1f0a2c7b4SIlko Iliev /* 2f0a2c7b4SIlko Iliev * (C) Copyright 2007-2008 3f0a2c7b4SIlko Iliev * Stelian Pop <stelian.pop@leadtechdesign.com> 4f0a2c7b4SIlko Iliev * Lead Tech Design <www.leadtechdesign.com> 5f0a2c7b4SIlko Iliev * Copyright (C) 2008 Ronetix Ilko Iliev (www.ronetix.at) 6f0a2c7b4SIlko Iliev * Copyright (C) 2009 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com> 7f0a2c7b4SIlko Iliev * 8f0a2c7b4SIlko Iliev * See file CREDITS for list of people who contributed to this 9f0a2c7b4SIlko Iliev * project. 10f0a2c7b4SIlko Iliev * 11f0a2c7b4SIlko Iliev * This program is free software; you can redistribute it and/or 12f0a2c7b4SIlko Iliev * modify it under the terms of the GNU General Public License as 13f0a2c7b4SIlko Iliev * published by the Free Software Foundation; either version 2 of 14f0a2c7b4SIlko Iliev * the License, or (at your option) any later version. 15f0a2c7b4SIlko Iliev * 16f0a2c7b4SIlko Iliev * This program is distributed in the hope that it will be useful, 17f0a2c7b4SIlko Iliev * but WITHOUT ANY WARRANTY; without even the implied warranty of 18f0a2c7b4SIlko Iliev * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19f0a2c7b4SIlko Iliev * GNU General Public License for more details. 20f0a2c7b4SIlko Iliev * 21f0a2c7b4SIlko Iliev * You should have received a copy of the GNU General Public License 22f0a2c7b4SIlko Iliev * along with this program; if not, write to the Free Software 23f0a2c7b4SIlko Iliev * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 24f0a2c7b4SIlko Iliev * MA 02111-1307 USA 25f0a2c7b4SIlko Iliev */ 26f0a2c7b4SIlko Iliev 27f0a2c7b4SIlko Iliev #include <common.h> 28f0a2c7b4SIlko Iliev #include <asm/sizes.h> 29f0a2c7b4SIlko Iliev #include <asm/arch/at91sam9263.h> 30f0a2c7b4SIlko Iliev #include <asm/arch/at91sam9263_matrix.h> 31f0a2c7b4SIlko Iliev #include <asm/arch/at91sam9_smc.h> 32f0a2c7b4SIlko Iliev #include <asm/arch/at91_common.h> 33f0a2c7b4SIlko Iliev #include <asm/arch/at91_pmc.h> 34f0a2c7b4SIlko Iliev #include <asm/arch/at91_rstc.h> 35f0a2c7b4SIlko Iliev #include <asm/arch/clk.h> 36f0a2c7b4SIlko Iliev #include <asm/arch/gpio.h> 37f0a2c7b4SIlko Iliev #include <asm/arch/io.h> 38f0a2c7b4SIlko Iliev #include <asm/arch/hardware.h> 39f0a2c7b4SIlko Iliev #include <lcd.h> 40f0a2c7b4SIlko Iliev #include <atmel_lcdc.h> 41f0a2c7b4SIlko Iliev #include <dataflash.h> 42f0a2c7b4SIlko Iliev #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_MACB) 43f0a2c7b4SIlko Iliev #include <net.h> 44f0a2c7b4SIlko Iliev #endif 45f0a2c7b4SIlko Iliev #include <netdev.h> 46f0a2c7b4SIlko Iliev 47f0a2c7b4SIlko Iliev DECLARE_GLOBAL_DATA_PTR; 48f0a2c7b4SIlko Iliev 49f0a2c7b4SIlko Iliev /* ------------------------------------------------------------------------- */ 50f0a2c7b4SIlko Iliev /* 51f0a2c7b4SIlko Iliev * Miscelaneous platform dependent initialisations 52f0a2c7b4SIlko Iliev */ 53f0a2c7b4SIlko Iliev 54f0a2c7b4SIlko Iliev #ifdef CONFIG_CMD_NAND 55f0a2c7b4SIlko Iliev static void pm9263_nand_hw_init(void) 56f0a2c7b4SIlko Iliev { 57f0a2c7b4SIlko Iliev unsigned long csa; 58f0a2c7b4SIlko Iliev 59f0a2c7b4SIlko Iliev /* Enable CS3 */ 60f0a2c7b4SIlko Iliev csa = at91_sys_read(AT91_MATRIX_EBI0CSA); 61f0a2c7b4SIlko Iliev at91_sys_write(AT91_MATRIX_EBI0CSA, 62f0a2c7b4SIlko Iliev csa | AT91_MATRIX_EBI0_CS3A_SMC_SMARTMEDIA); 63f0a2c7b4SIlko Iliev 64f0a2c7b4SIlko Iliev /* Configure SMC CS3 for NAND/SmartMedia */ 65f0a2c7b4SIlko Iliev at91_sys_write(AT91_SMC_SETUP(3), 66f0a2c7b4SIlko Iliev AT91_SMC_NWESETUP_(1) | AT91_SMC_NCS_WRSETUP_(1) | 67f0a2c7b4SIlko Iliev AT91_SMC_NRDSETUP_(1) | AT91_SMC_NCS_RDSETUP_(1)); 68f0a2c7b4SIlko Iliev at91_sys_write(AT91_SMC_PULSE(3), 69f0a2c7b4SIlko Iliev AT91_SMC_NWEPULSE_(3) | AT91_SMC_NCS_WRPULSE_(3) | 70f0a2c7b4SIlko Iliev AT91_SMC_NRDPULSE_(3) | AT91_SMC_NCS_RDPULSE_(3)); 71f0a2c7b4SIlko Iliev at91_sys_write(AT91_SMC_CYCLE(3), 72f0a2c7b4SIlko Iliev AT91_SMC_NWECYCLE_(5) | AT91_SMC_NRDCYCLE_(5)); 73f0a2c7b4SIlko Iliev at91_sys_write(AT91_SMC_MODE(3), 74f0a2c7b4SIlko Iliev AT91_SMC_READMODE | AT91_SMC_WRITEMODE | 75f0a2c7b4SIlko Iliev AT91_SMC_EXNWMODE_DISABLE | 76f0a2c7b4SIlko Iliev #ifdef CONFIG_SYS_NAND_DBW_16 77f0a2c7b4SIlko Iliev AT91_SMC_DBW_16 | 78f0a2c7b4SIlko Iliev #else /* CONFIG_SYS_NAND_DBW_8 */ 79f0a2c7b4SIlko Iliev AT91_SMC_DBW_8 | 80f0a2c7b4SIlko Iliev #endif 81f0a2c7b4SIlko Iliev AT91_SMC_TDF_(2)); 82f0a2c7b4SIlko Iliev 83f0a2c7b4SIlko Iliev /* Configure RDY/BSY */ 84f0a2c7b4SIlko Iliev at91_set_gpio_input(CONFIG_SYS_NAND_READY_PIN, 1); 85f0a2c7b4SIlko Iliev 86f0a2c7b4SIlko Iliev /* Enable NandFlash */ 87f0a2c7b4SIlko Iliev at91_set_gpio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1); 88f0a2c7b4SIlko Iliev } 89f0a2c7b4SIlko Iliev #endif 90f0a2c7b4SIlko Iliev 91f0a2c7b4SIlko Iliev #ifdef CONFIG_MACB 92f0a2c7b4SIlko Iliev static void pm9263_macb_hw_init(void) 93f0a2c7b4SIlko Iliev { 94f0a2c7b4SIlko Iliev /* 95f0a2c7b4SIlko Iliev * PB27 enables the 50MHz oscillator for Ethernet PHY 96f0a2c7b4SIlko Iliev * 1 - enable 97f0a2c7b4SIlko Iliev * 0 - disable 98f0a2c7b4SIlko Iliev */ 99f0a2c7b4SIlko Iliev at91_set_gpio_output(AT91_PIN_PB27, 1); 100f0a2c7b4SIlko Iliev at91_set_gpio_value(AT91_PIN_PB27, 1); /* 1- enable, 0 - disable */ 101f0a2c7b4SIlko Iliev 102f0a2c7b4SIlko Iliev /* Enable clock */ 103f0a2c7b4SIlko Iliev at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_EMAC); 104f0a2c7b4SIlko Iliev 105f0a2c7b4SIlko Iliev /* 106f0a2c7b4SIlko Iliev * Disable pull-up on: 107f0a2c7b4SIlko Iliev * RXDV (PC25) => PHY normal mode (not Test mode) 108f0a2c7b4SIlko Iliev * ERX0 (PE25) => PHY ADDR0 109f0a2c7b4SIlko Iliev * ERX1 (PE26) => PHY ADDR1 => PHYADDR = 0x0 110f0a2c7b4SIlko Iliev * 111f0a2c7b4SIlko Iliev * PHY has internal pull-down 112f0a2c7b4SIlko Iliev */ 113f0a2c7b4SIlko Iliev writel(pin_to_mask(AT91_PIN_PC25), 114f0a2c7b4SIlko Iliev pin_to_controller(AT91_PIN_PC0) + PIO_PUDR); 115f0a2c7b4SIlko Iliev writel(pin_to_mask(AT91_PIN_PE25) | 116f0a2c7b4SIlko Iliev pin_to_mask(AT91_PIN_PE26), 117f0a2c7b4SIlko Iliev pin_to_controller(AT91_PIN_PE0) + PIO_PUDR); 118f0a2c7b4SIlko Iliev 119f0a2c7b4SIlko Iliev 120f0a2c7b4SIlko Iliev /* Re-enable pull-up */ 121f0a2c7b4SIlko Iliev writel(pin_to_mask(AT91_PIN_PC25), 122f0a2c7b4SIlko Iliev pin_to_controller(AT91_PIN_PC0) + PIO_PUER); 123f0a2c7b4SIlko Iliev writel(pin_to_mask(AT91_PIN_PE25) | 124f0a2c7b4SIlko Iliev pin_to_mask(AT91_PIN_PE26), 125f0a2c7b4SIlko Iliev pin_to_controller(AT91_PIN_PE0) + PIO_PUER); 126f0a2c7b4SIlko Iliev 127f0a2c7b4SIlko Iliev at91_macb_hw_init(); 128f0a2c7b4SIlko Iliev } 129f0a2c7b4SIlko Iliev #endif 130f0a2c7b4SIlko Iliev 131f0a2c7b4SIlko Iliev #ifdef CONFIG_LCD 132f0a2c7b4SIlko Iliev vidinfo_t panel_info = { 133f0a2c7b4SIlko Iliev vl_col: 240, 134f0a2c7b4SIlko Iliev vl_row: 320, 135f0a2c7b4SIlko Iliev vl_clk: 4965000, 136f0a2c7b4SIlko Iliev vl_sync: ATMEL_LCDC_INVLINE_INVERTED | 137f0a2c7b4SIlko Iliev ATMEL_LCDC_INVFRAME_INVERTED, 138f0a2c7b4SIlko Iliev vl_bpix: 3, 139f0a2c7b4SIlko Iliev vl_tft: 1, 140f0a2c7b4SIlko Iliev vl_hsync_len: 5, 141f0a2c7b4SIlko Iliev vl_left_margin: 1, 142f0a2c7b4SIlko Iliev vl_right_margin:33, 143f0a2c7b4SIlko Iliev vl_vsync_len: 1, 144f0a2c7b4SIlko Iliev vl_upper_margin:1, 145f0a2c7b4SIlko Iliev vl_lower_margin:0, 146f0a2c7b4SIlko Iliev mmio: AT91SAM9263_LCDC_BASE, 147f0a2c7b4SIlko Iliev }; 148f0a2c7b4SIlko Iliev 149f0a2c7b4SIlko Iliev void lcd_enable(void) 150f0a2c7b4SIlko Iliev { 151f0a2c7b4SIlko Iliev at91_set_gpio_value(AT91_PIN_PA22, 1); /* power up */ 152f0a2c7b4SIlko Iliev } 153f0a2c7b4SIlko Iliev 154f0a2c7b4SIlko Iliev void lcd_disable(void) 155f0a2c7b4SIlko Iliev { 156f0a2c7b4SIlko Iliev at91_set_gpio_value(AT91_PIN_PA22, 0); /* power down */ 157f0a2c7b4SIlko Iliev } 158f0a2c7b4SIlko Iliev 159f0a2c7b4SIlko Iliev #ifdef CONFIG_LCD_IN_PSRAM 160f0a2c7b4SIlko Iliev 161f0a2c7b4SIlko Iliev #define PSRAM_CRE_PIN AT91_PIN_PB29 162f0a2c7b4SIlko Iliev #define PSRAM_CTRL_REG (PHYS_PSRAM + PHYS_PSRAM_SIZE - 2) 163f0a2c7b4SIlko Iliev 164f0a2c7b4SIlko Iliev /* Initialize the PSRAM memory */ 165f0a2c7b4SIlko Iliev static int pm9263_lcd_hw_psram_init(void) 166f0a2c7b4SIlko Iliev { 167f0a2c7b4SIlko Iliev volatile uint16_t x; 1687a11c7f9SJean-Christophe PLAGNIOL-VILLARD unsigned long csa; 1697a11c7f9SJean-Christophe PLAGNIOL-VILLARD 1707a11c7f9SJean-Christophe PLAGNIOL-VILLARD /* Enable CS3 3.3v, no pull-ups */ 1717a11c7f9SJean-Christophe PLAGNIOL-VILLARD csa = at91_sys_read(AT91_MATRIX_EBI1CSA); 1727a11c7f9SJean-Christophe PLAGNIOL-VILLARD at91_sys_write(AT91_MATRIX_EBI1CSA, 1737a11c7f9SJean-Christophe PLAGNIOL-VILLARD csa | AT91_MATRIX_EBI1_DBPUC | 1747a11c7f9SJean-Christophe PLAGNIOL-VILLARD AT91_MATRIX_EBI1_VDDIOMSEL_3_3V); 1757a11c7f9SJean-Christophe PLAGNIOL-VILLARD 1767a11c7f9SJean-Christophe PLAGNIOL-VILLARD /* Configure SMC1 CS0 for PSRAM - 16-bit */ 1777a11c7f9SJean-Christophe PLAGNIOL-VILLARD at91_sys_write(AT91_SMC1_SETUP(0), 1787a11c7f9SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_NWESETUP_(0) | AT91_SMC_NCS_WRSETUP_(0) | 1797a11c7f9SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_NRDSETUP_(0) | AT91_SMC_NCS_RDSETUP_(0)); 1807a11c7f9SJean-Christophe PLAGNIOL-VILLARD at91_sys_write(AT91_SMC1_PULSE(0), 1817a11c7f9SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_NWEPULSE_(7) | AT91_SMC_NCS_WRPULSE_(7) | 1827a11c7f9SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_NRDPULSE_(2) | AT91_SMC_NCS_RDPULSE_(7)); 1837a11c7f9SJean-Christophe PLAGNIOL-VILLARD at91_sys_write(AT91_SMC1_CYCLE(0), 1847a11c7f9SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_NWECYCLE_(8) | AT91_SMC_NRDCYCLE_(8)); 1857a11c7f9SJean-Christophe PLAGNIOL-VILLARD at91_sys_write(AT91_SMC1_MODE(0), 1867a11c7f9SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_DBW_16 | 1877a11c7f9SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_PMEN | 1887a11c7f9SJean-Christophe PLAGNIOL-VILLARD AT91_SMC_PS_32); 189f0a2c7b4SIlko Iliev 190f0a2c7b4SIlko Iliev /* setup PB29 as output */ 191f0a2c7b4SIlko Iliev at91_set_gpio_output(PSRAM_CRE_PIN, 1); 192f0a2c7b4SIlko Iliev 193f0a2c7b4SIlko Iliev at91_set_gpio_value(PSRAM_CRE_PIN, 0); /* set PSRAM_CRE_PIN to '0' */ 194f0a2c7b4SIlko Iliev 195f0a2c7b4SIlko Iliev /* PSRAM: write BCR */ 196f0a2c7b4SIlko Iliev x = readw(PSRAM_CTRL_REG); 197f0a2c7b4SIlko Iliev x = readw(PSRAM_CTRL_REG); 198f0a2c7b4SIlko Iliev writew(1, PSRAM_CTRL_REG); /* 0 - RCR,1 - BCR */ 199f0a2c7b4SIlko Iliev writew(0x9d4f, PSRAM_CTRL_REG); /* write the BCR */ 200f0a2c7b4SIlko Iliev 201f0a2c7b4SIlko Iliev /* write RCR of the PSRAM */ 202f0a2c7b4SIlko Iliev x = readw(PSRAM_CTRL_REG); 203f0a2c7b4SIlko Iliev x = readw(PSRAM_CTRL_REG); 204f0a2c7b4SIlko Iliev writew(0, PSRAM_CTRL_REG); /* 0 - RCR,1 - BCR */ 205f0a2c7b4SIlko Iliev /* set RCR; 0x10-async mode,0x90-page mode */ 206f0a2c7b4SIlko Iliev writew(0x90, PSRAM_CTRL_REG); 207f0a2c7b4SIlko Iliev 208f0a2c7b4SIlko Iliev /* 209f0a2c7b4SIlko Iliev * test to see if the PSRAM is MT45W2M16A or MT45W2M16B 210f0a2c7b4SIlko Iliev * MT45W2M16B - CRE must be 0 211f0a2c7b4SIlko Iliev * MT45W2M16A - CRE must be 1 212f0a2c7b4SIlko Iliev */ 213f0a2c7b4SIlko Iliev writew(0x1234, PHYS_PSRAM); 214f0a2c7b4SIlko Iliev writew(0x5678, PHYS_PSRAM + 2); 215f0a2c7b4SIlko Iliev 216f0a2c7b4SIlko Iliev /* test if the chip is MT45W2M16B */ 217f0a2c7b4SIlko Iliev if ((readw(PHYS_PSRAM) != 0x1234) || (readw(PHYS_PSRAM+2) != 0x5678)) { 218f0a2c7b4SIlko Iliev /* try with CRE=1 (MT45W2M16A) */ 219f0a2c7b4SIlko Iliev at91_set_gpio_value(PSRAM_CRE_PIN, 1); /* set PSRAM_CRE_PIN to '1' */ 220f0a2c7b4SIlko Iliev 221f0a2c7b4SIlko Iliev /* write RCR of the PSRAM */ 222f0a2c7b4SIlko Iliev x = readw(PSRAM_CTRL_REG); 223f0a2c7b4SIlko Iliev x = readw(PSRAM_CTRL_REG); 224f0a2c7b4SIlko Iliev writew(0, PSRAM_CTRL_REG); /* 0 - RCR,1 - BCR */ 225f0a2c7b4SIlko Iliev /* set RCR;0x10-async mode,0x90-page mode */ 226f0a2c7b4SIlko Iliev writew(0x90, PSRAM_CTRL_REG); 227f0a2c7b4SIlko Iliev 228f0a2c7b4SIlko Iliev 229f0a2c7b4SIlko Iliev writew(0x1234, PHYS_PSRAM); 230f0a2c7b4SIlko Iliev writew(0x5678, PHYS_PSRAM+2); 231f0a2c7b4SIlko Iliev if ((readw(PHYS_PSRAM) != 0x1234) 232f0a2c7b4SIlko Iliev || (readw(PHYS_PSRAM + 2) != 0x5678)) 233f0a2c7b4SIlko Iliev return 1; 234f0a2c7b4SIlko Iliev 235f0a2c7b4SIlko Iliev } 236f0a2c7b4SIlko Iliev 237f0a2c7b4SIlko Iliev /* Bus matrix */ 238f0a2c7b4SIlko Iliev at91_sys_write( AT91_MATRIX_PRAS5, AT91_MATRIX_M5PR ); 239f0a2c7b4SIlko Iliev at91_sys_write( AT91_MATRIX_SCFG5, AT91_MATRIX_ARBT_FIXED_PRIORITY | 240f0a2c7b4SIlko Iliev (AT91_MATRIX_FIXED_DEFMSTR & (5 << 18)) | 241f0a2c7b4SIlko Iliev AT91_MATRIX_DEFMSTR_TYPE_FIXED | 24201550a2bSJean-Christophe PLAGNIOL-VILLARD (AT91_MATRIX_SLOT_CYCLE & (0xFF << 0))); 243f0a2c7b4SIlko Iliev 244f0a2c7b4SIlko Iliev return 0; 245f0a2c7b4SIlko Iliev } 246f0a2c7b4SIlko Iliev #endif 247f0a2c7b4SIlko Iliev 248f0a2c7b4SIlko Iliev static void pm9263_lcd_hw_init(void) 249f0a2c7b4SIlko Iliev { 250f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC0, 0); /* LCDVSYNC */ 251f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC1, 0); /* LCDHSYNC */ 252f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC2, 0); /* LCDDOTCK */ 253f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC3, 0); /* LCDDEN */ 254f0a2c7b4SIlko Iliev at91_set_B_periph(AT91_PIN_PB9, 0); /* LCDCC */ 255f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC6, 0); /* LCDD2 */ 256f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC7, 0); /* LCDD3 */ 257f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC8, 0); /* LCDD4 */ 258f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC9, 0); /* LCDD5 */ 259f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC10, 0); /* LCDD6 */ 260f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC11, 0); /* LCDD7 */ 261f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC14, 0); /* LCDD10 */ 262f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC15, 0); /* LCDD11 */ 263f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC16, 0); /* LCDD12 */ 264f0a2c7b4SIlko Iliev at91_set_B_periph(AT91_PIN_PC12, 0); /* LCDD13 */ 265f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC18, 0); /* LCDD14 */ 266f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC19, 0); /* LCDD15 */ 267f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC22, 0); /* LCDD18 */ 268f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC23, 0); /* LCDD19 */ 269f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC24, 0); /* LCDD20 */ 270f0a2c7b4SIlko Iliev at91_set_B_periph(AT91_PIN_PC17, 0); /* LCDD21 */ 271f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC26, 0); /* LCDD22 */ 272f0a2c7b4SIlko Iliev at91_set_A_periph(AT91_PIN_PC27, 0); /* LCDD23 */ 273f0a2c7b4SIlko Iliev 274f0a2c7b4SIlko Iliev at91_sys_write(AT91_PMC_PCER, 1 << AT91SAM9263_ID_LCDC); 275f0a2c7b4SIlko Iliev 276f0a2c7b4SIlko Iliev /* Power Control */ 277f0a2c7b4SIlko Iliev at91_set_gpio_output(AT91_PIN_PA22, 1); 278f0a2c7b4SIlko Iliev at91_set_gpio_value(AT91_PIN_PA22, 0); /* power down */ 279f0a2c7b4SIlko Iliev 280f0a2c7b4SIlko Iliev #ifdef CONFIG_LCD_IN_PSRAM 281f0a2c7b4SIlko Iliev /* initialize te PSRAM */ 282f0a2c7b4SIlko Iliev int stat = pm9263_lcd_hw_psram_init(); 283f0a2c7b4SIlko Iliev 284f0a2c7b4SIlko Iliev gd->fb_base = (stat == 0) ? PHYS_PSRAM : AT91SAM9263_SRAM0_BASE; 285f0a2c7b4SIlko Iliev #else 286f0a2c7b4SIlko Iliev gd->fb_base = AT91SAM9263_SRAM0_BASE; 287f0a2c7b4SIlko Iliev #endif 288f0a2c7b4SIlko Iliev 289f0a2c7b4SIlko Iliev } 290f0a2c7b4SIlko Iliev 291f0a2c7b4SIlko Iliev #ifdef CONFIG_LCD_INFO 292f0a2c7b4SIlko Iliev #include <nand.h> 293f0a2c7b4SIlko Iliev #include <version.h> 294f0a2c7b4SIlko Iliev 295f0a2c7b4SIlko Iliev extern flash_info_t flash_info[]; 296f0a2c7b4SIlko Iliev 297f0a2c7b4SIlko Iliev void lcd_show_board_info(void) 298f0a2c7b4SIlko Iliev { 299f0a2c7b4SIlko Iliev ulong dram_size, nand_size, flash_size, dataflash_size; 300f0a2c7b4SIlko Iliev int i; 301f0a2c7b4SIlko Iliev char temp[32]; 302f0a2c7b4SIlko Iliev 303f0a2c7b4SIlko Iliev lcd_printf ("%s\n", U_BOOT_VERSION); 304f0a2c7b4SIlko Iliev lcd_printf ("(C) 2009 Ronetix GmbH\n"); 305f0a2c7b4SIlko Iliev lcd_printf ("support@ronetix.at\n"); 306f0a2c7b4SIlko Iliev lcd_printf ("%s CPU at %s MHz", 307*7c966a8bSAchim Ehrlich CONFIG_SYS_AT91_CPU_NAME, 308f0a2c7b4SIlko Iliev strmhz(temp, get_cpu_clk_rate())); 309f0a2c7b4SIlko Iliev 310f0a2c7b4SIlko Iliev dram_size = 0; 311f0a2c7b4SIlko Iliev for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) 312f0a2c7b4SIlko Iliev dram_size += gd->bd->bi_dram[i].size; 313f0a2c7b4SIlko Iliev 314f0a2c7b4SIlko Iliev nand_size = 0; 315f0a2c7b4SIlko Iliev for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++) 316f0a2c7b4SIlko Iliev nand_size += nand_info[i].size; 317f0a2c7b4SIlko Iliev 318f0a2c7b4SIlko Iliev flash_size = 0; 319f0a2c7b4SIlko Iliev for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++) 320f0a2c7b4SIlko Iliev flash_size += flash_info[i].size; 321f0a2c7b4SIlko Iliev 322f0a2c7b4SIlko Iliev dataflash_size = 0; 323f0a2c7b4SIlko Iliev for (i = 0; i < CONFIG_SYS_MAX_DATAFLASH_BANKS; i++) 324f0a2c7b4SIlko Iliev dataflash_size += (unsigned int) dataflash_info[i].Device.pages_number * 325f0a2c7b4SIlko Iliev dataflash_info[i].Device.pages_size; 326f0a2c7b4SIlko Iliev 327f0a2c7b4SIlko Iliev lcd_printf ("%ld MB SDRAM, %ld MB NAND\n%ld MB NOR Flash\n" 328f0a2c7b4SIlko Iliev "4 MB PSRAM, %ld MB DataFlash\n", 329f0a2c7b4SIlko Iliev dram_size >> 20, 330f0a2c7b4SIlko Iliev nand_size >> 20, 331f0a2c7b4SIlko Iliev flash_size >> 20, 332f0a2c7b4SIlko Iliev dataflash_size >> 20); 333f0a2c7b4SIlko Iliev } 334f0a2c7b4SIlko Iliev #endif /* CONFIG_LCD_INFO */ 335f0a2c7b4SIlko Iliev 336f0a2c7b4SIlko Iliev #endif /* CONFIG_LCD */ 337f0a2c7b4SIlko Iliev 338f0a2c7b4SIlko Iliev int board_init(void) 339f0a2c7b4SIlko Iliev { 340f0a2c7b4SIlko Iliev /* Enable Ctrlc */ 341f0a2c7b4SIlko Iliev console_init_f(); 342f0a2c7b4SIlko Iliev 343f0a2c7b4SIlko Iliev at91_sys_write(AT91_PMC_PCER, 344f0a2c7b4SIlko Iliev (1 << AT91SAM9263_ID_PIOA) | 345f0a2c7b4SIlko Iliev (1 << AT91SAM9263_ID_PIOCDE) | 346f0a2c7b4SIlko Iliev (1 << AT91SAM9263_ID_PIOB)); 347f0a2c7b4SIlko Iliev 348f0a2c7b4SIlko Iliev /* arch number of AT91SAM9263EK-Board */ 349f0a2c7b4SIlko Iliev gd->bd->bi_arch_number = MACH_TYPE_PM9263; 350f0a2c7b4SIlko Iliev 351f0a2c7b4SIlko Iliev /* adress of boot parameters */ 352f0a2c7b4SIlko Iliev gd->bd->bi_boot_params = PHYS_SDRAM + 0x100; 353f0a2c7b4SIlko Iliev 354f0a2c7b4SIlko Iliev at91_serial_hw_init(); 355f0a2c7b4SIlko Iliev #ifdef CONFIG_CMD_NAND 356f0a2c7b4SIlko Iliev pm9263_nand_hw_init(); 357f0a2c7b4SIlko Iliev #endif 358f0a2c7b4SIlko Iliev #ifdef CONFIG_HAS_DATAFLASH 359f0a2c7b4SIlko Iliev at91_spi0_hw_init(1 << 0); 360f0a2c7b4SIlko Iliev #endif 361f0a2c7b4SIlko Iliev #ifdef CONFIG_MACB 362f0a2c7b4SIlko Iliev pm9263_macb_hw_init(); 363f0a2c7b4SIlko Iliev #endif 364f0a2c7b4SIlko Iliev #ifdef CONFIG_USB_OHCI_NEW 365f0a2c7b4SIlko Iliev at91_uhp_hw_init(); 366f0a2c7b4SIlko Iliev #endif 367f0a2c7b4SIlko Iliev #ifdef CONFIG_LCD 368f0a2c7b4SIlko Iliev pm9263_lcd_hw_init(); 369f0a2c7b4SIlko Iliev #endif 370f0a2c7b4SIlko Iliev return 0; 371f0a2c7b4SIlko Iliev } 372f0a2c7b4SIlko Iliev 373f0a2c7b4SIlko Iliev int dram_init(void) 374f0a2c7b4SIlko Iliev { 375f0a2c7b4SIlko Iliev gd->bd->bi_dram[0].start = PHYS_SDRAM; 376f0a2c7b4SIlko Iliev gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE; 377f0a2c7b4SIlko Iliev return 0; 378f0a2c7b4SIlko Iliev } 379f0a2c7b4SIlko Iliev 380f0a2c7b4SIlko Iliev #ifdef CONFIG_RESET_PHY_R 381f0a2c7b4SIlko Iliev void reset_phy(void) 382f0a2c7b4SIlko Iliev { 383f0a2c7b4SIlko Iliev #ifdef CONFIG_MACB 384f0a2c7b4SIlko Iliev /* 385f0a2c7b4SIlko Iliev * Initialize ethernet HW addr prior to starting Linux, 386f0a2c7b4SIlko Iliev * needed for nfsroot 387f0a2c7b4SIlko Iliev */ 388f0a2c7b4SIlko Iliev eth_init(gd->bd); 389f0a2c7b4SIlko Iliev #endif 390f0a2c7b4SIlko Iliev } 391f0a2c7b4SIlko Iliev #endif 392f0a2c7b4SIlko Iliev 393f0a2c7b4SIlko Iliev int board_eth_init(bd_t *bis) 394f0a2c7b4SIlko Iliev { 395f0a2c7b4SIlko Iliev int rc = 0; 396f0a2c7b4SIlko Iliev #ifdef CONFIG_MACB 397f0a2c7b4SIlko Iliev rc = macb_eth_initialize(0, (void *)AT91SAM9263_BASE_EMAC, 0x01); 398f0a2c7b4SIlko Iliev #endif 399f0a2c7b4SIlko Iliev return rc; 400f0a2c7b4SIlko Iliev } 401f0a2c7b4SIlko Iliev 402f0a2c7b4SIlko Iliev #ifdef CONFIG_DISPLAY_BOARDINFO 403f0a2c7b4SIlko Iliev int checkboard (void) 404f0a2c7b4SIlko Iliev { 405f0a2c7b4SIlko Iliev char *ss; 406f0a2c7b4SIlko Iliev 407f0a2c7b4SIlko Iliev printf ("Board : Ronetix PM9263\n"); 408f0a2c7b4SIlko Iliev 409f0a2c7b4SIlko Iliev switch (gd->fb_base) { 410f0a2c7b4SIlko Iliev case PHYS_PSRAM: 411f0a2c7b4SIlko Iliev ss = "(PSRAM)"; 412f0a2c7b4SIlko Iliev break; 413f0a2c7b4SIlko Iliev 414f0a2c7b4SIlko Iliev case AT91SAM9263_SRAM0_BASE: 415f0a2c7b4SIlko Iliev ss = "(Internal SRAM)"; 416f0a2c7b4SIlko Iliev break; 417f0a2c7b4SIlko Iliev 418f0a2c7b4SIlko Iliev default: 419f0a2c7b4SIlko Iliev ss = ""; 420f0a2c7b4SIlko Iliev break; 421f0a2c7b4SIlko Iliev } 422f0a2c7b4SIlko Iliev printf("Video memory : 0x%08lX %s\n", gd->fb_base, ss ); 423f0a2c7b4SIlko Iliev 424f0a2c7b4SIlko Iliev printf ("\n"); 425f0a2c7b4SIlko Iliev return 0; 426f0a2c7b4SIlko Iliev } 427f0a2c7b4SIlko Iliev #endif 428