132949232SIlko Iliev /*
232949232SIlko Iliev * (C) Copyright 2007-2008
3c9e798d3SStelian Pop * Stelian Pop <stelian@popies.net>
432949232SIlko Iliev * Lead Tech Design <www.leadtechdesign.com>
532949232SIlko Iliev * Copyright (C) 2008 Ronetix Ilko Iliev (www.ronetix.at)
632949232SIlko Iliev * Copyright (C) 2009 Jean-Christopher PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
732949232SIlko Iliev *
81a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
932949232SIlko Iliev */
1032949232SIlko Iliev
1132949232SIlko Iliev #include <common.h>
121ace4022SAlexey Brodkin #include <linux/sizes.h>
13f47316a8SAsen Dimov #include <asm/io.h>
14ac45bb16SAndreas Bießmann #include <asm/gpio.h>
1532949232SIlko Iliev #include <asm/arch/at91sam9_smc.h>
1632949232SIlko Iliev #include <asm/arch/at91_common.h>
1732949232SIlko Iliev #include <asm/arch/at91_rstc.h>
18e3150c77SAsen Dimov #include <asm/arch/at91_matrix.h>
1932949232SIlko Iliev #include <asm/arch/clk.h>
20f47316a8SAsen Dimov #include <asm/arch/gpio.h>
21f47316a8SAsen Dimov
2232949232SIlko Iliev #include <lcd.h>
2332949232SIlko Iliev #include <atmel_lcdc.h>
2432949232SIlko Iliev #if defined(CONFIG_RESET_PHY_R) && defined(CONFIG_DRIVER_DM9000)
2532949232SIlko Iliev #include <net.h>
2632949232SIlko Iliev #endif
2732949232SIlko Iliev #include <netdev.h>
28c62db35dSSimon Glass #include <asm/mach-types.h>
2932949232SIlko Iliev
3032949232SIlko Iliev DECLARE_GLOBAL_DATA_PTR;
3132949232SIlko Iliev
3232949232SIlko Iliev /* ------------------------------------------------------------------------- */
3332949232SIlko Iliev /*
3432949232SIlko Iliev * Miscelaneous platform dependent initialisations
3532949232SIlko Iliev */
3632949232SIlko Iliev
3732949232SIlko Iliev #ifdef CONFIG_CMD_NAND
pm9261_nand_hw_init(void)3832949232SIlko Iliev static void pm9261_nand_hw_init(void)
3932949232SIlko Iliev {
4032949232SIlko Iliev unsigned long csa;
41f47316a8SAsen Dimov struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
42f47316a8SAsen Dimov struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
4332949232SIlko Iliev
4432949232SIlko Iliev /* Enable CS3 */
45e3150c77SAsen Dimov csa = readl(&matrix->csa) | AT91_MATRIX_CSA_EBI_CS3A;
46e3150c77SAsen Dimov writel(csa, &matrix->csa);
4732949232SIlko Iliev
4832949232SIlko Iliev /* Configure SMC CS3 for NAND/SmartMedia */
49e3150c77SAsen Dimov writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
50e3150c77SAsen Dimov AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
51e3150c77SAsen Dimov &smc->cs[3].setup);
52e3150c77SAsen Dimov
53e3150c77SAsen Dimov writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
54e3150c77SAsen Dimov AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
55e3150c77SAsen Dimov &smc->cs[3].pulse);
56e3150c77SAsen Dimov
57e3150c77SAsen Dimov writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
58e3150c77SAsen Dimov &smc->cs[3].cycle);
59e3150c77SAsen Dimov
60e3150c77SAsen Dimov writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
61e3150c77SAsen Dimov AT91_SMC_MODE_EXNW_DISABLE |
6232949232SIlko Iliev #ifdef CONFIG_SYS_NAND_DBW_16
63e3150c77SAsen Dimov AT91_SMC_MODE_DBW_16 |
6432949232SIlko Iliev #else /* CONFIG_SYS_NAND_DBW_8 */
65e3150c77SAsen Dimov AT91_SMC_MODE_DBW_8 |
6632949232SIlko Iliev #endif
67e3150c77SAsen Dimov AT91_SMC_MODE_TDF_CYCLE(2),
68e3150c77SAsen Dimov &smc->cs[3].mode);
69e3150c77SAsen Dimov
7070341e2eSWenyou Yang at91_periph_clk_enable(ATMEL_ID_PIOA);
7170341e2eSWenyou Yang at91_periph_clk_enable(ATMEL_ID_PIOC);
7232949232SIlko Iliev
7332949232SIlko Iliev /* Configure RDY/BSY */
74ac45bb16SAndreas Bießmann gpio_direction_input(CONFIG_SYS_NAND_READY_PIN);
7532949232SIlko Iliev
7632949232SIlko Iliev /* Enable NandFlash */
77ac45bb16SAndreas Bießmann gpio_direction_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
7832949232SIlko Iliev
79e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTC, 0, 0); /* NANDOE */
80e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTC, 1, 0); /* NANDWE */
8132949232SIlko Iliev }
8232949232SIlko Iliev #endif
8332949232SIlko Iliev
8432949232SIlko Iliev
8532949232SIlko Iliev #ifdef CONFIG_DRIVER_DM9000
pm9261_dm9000_hw_init(void)8632949232SIlko Iliev static void pm9261_dm9000_hw_init(void)
8732949232SIlko Iliev {
88f47316a8SAsen Dimov struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
89e3150c77SAsen Dimov
9032949232SIlko Iliev /* Configure SMC CS2 for DM9000 */
91e3150c77SAsen Dimov writel(AT91_SMC_SETUP_NWE(2) | AT91_SMC_SETUP_NCS_WR(0) |
92e3150c77SAsen Dimov AT91_SMC_SETUP_NRD(2) | AT91_SMC_SETUP_NCS_RD(0),
93e3150c77SAsen Dimov &smc->cs[2].setup);
94e3150c77SAsen Dimov
95e3150c77SAsen Dimov writel(AT91_SMC_PULSE_NWE(4) | AT91_SMC_PULSE_NCS_WR(8) |
96e3150c77SAsen Dimov AT91_SMC_PULSE_NRD(4) | AT91_SMC_PULSE_NCS_RD(8),
97e3150c77SAsen Dimov &smc->cs[2].pulse);
98e3150c77SAsen Dimov
99e3150c77SAsen Dimov writel(AT91_SMC_CYCLE_NWE(16) | AT91_SMC_CYCLE_NRD(16),
100e3150c77SAsen Dimov &smc->cs[2].cycle);
101e3150c77SAsen Dimov
102e3150c77SAsen Dimov writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
103e3150c77SAsen Dimov AT91_SMC_MODE_EXNW_DISABLE |
104e3150c77SAsen Dimov AT91_SMC_MODE_BAT | AT91_SMC_MODE_DBW_16 |
105e3150c77SAsen Dimov AT91_SMC_MODE_TDF_CYCLE(1),
106e3150c77SAsen Dimov &smc->cs[2].mode);
10732949232SIlko Iliev
10832949232SIlko Iliev /* Configure Interrupt pin as input, no pull-up */
10970341e2eSWenyou Yang at91_periph_clk_enable(ATMEL_ID_PIOA);
110e3150c77SAsen Dimov at91_set_pio_input(AT91_PIO_PORTA, 24, 0);
11132949232SIlko Iliev }
11232949232SIlko Iliev #endif
11332949232SIlko Iliev
11432949232SIlko Iliev #ifdef CONFIG_LCD
11532949232SIlko Iliev vidinfo_t panel_info = {
116c346e466SJeroen Hofstee .vl_col = 240,
117c346e466SJeroen Hofstee .vl_row = 320,
118c346e466SJeroen Hofstee .vl_clk = 4965000,
119c346e466SJeroen Hofstee .vl_sync = ATMEL_LCDC_INVLINE_INVERTED |
12032949232SIlko Iliev ATMEL_LCDC_INVFRAME_INVERTED,
121c346e466SJeroen Hofstee .vl_bpix = 3,
122c346e466SJeroen Hofstee .vl_tft = 1,
123c346e466SJeroen Hofstee .vl_hsync_len = 5,
124c346e466SJeroen Hofstee .vl_left_margin = 1,
125c346e466SJeroen Hofstee .vl_right_margin = 33,
126c346e466SJeroen Hofstee .vl_vsync_len = 1,
127c346e466SJeroen Hofstee .vl_upper_margin = 1,
128c346e466SJeroen Hofstee .vl_lower_margin = 0,
129c346e466SJeroen Hofstee .mmio = ATMEL_BASE_LCDC,
13032949232SIlko Iliev };
13132949232SIlko Iliev
lcd_enable(void)13232949232SIlko Iliev void lcd_enable(void)
13332949232SIlko Iliev {
134e3150c77SAsen Dimov at91_set_pio_value(AT91_PIO_PORTA, 22, 0); /* power up */
13532949232SIlko Iliev }
13632949232SIlko Iliev
lcd_disable(void)13732949232SIlko Iliev void lcd_disable(void)
13832949232SIlko Iliev {
139e3150c77SAsen Dimov at91_set_pio_value(AT91_PIO_PORTA, 22, 1); /* power down */
14032949232SIlko Iliev }
14132949232SIlko Iliev
pm9261_lcd_hw_init(void)14232949232SIlko Iliev static void pm9261_lcd_hw_init(void)
14332949232SIlko Iliev {
144e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 1, 0); /* LCDHSYNC */
145e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 2, 0); /* LCDDOTCK */
146e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 3, 0); /* LCDDEN */
147e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 4, 0); /* LCDCC */
148e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 7, 0); /* LCDD2 */
149e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 8, 0); /* LCDD3 */
150e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 9, 0); /* LCDD4 */
151e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 10, 0); /* LCDD5 */
152e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 11, 0); /* LCDD6 */
153e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 12, 0); /* LCDD7 */
154e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 15, 0); /* LCDD10 */
155e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 16, 0); /* LCDD11 */
156e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 17, 0); /* LCDD12 */
157e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 18, 0); /* LCDD13 */
158e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 19, 0); /* LCDD14 */
159e3150c77SAsen Dimov at91_set_a_periph(AT91_PIO_PORTB, 20, 0); /* LCDD15 */
160e3150c77SAsen Dimov at91_set_b_periph(AT91_PIO_PORTB, 23, 0); /* LCDD18 */
161e3150c77SAsen Dimov at91_set_b_periph(AT91_PIO_PORTB, 24, 0); /* LCDD19 */
162e3150c77SAsen Dimov at91_set_b_periph(AT91_PIO_PORTB, 25, 0); /* LCDD20 */
163e3150c77SAsen Dimov at91_set_b_periph(AT91_PIO_PORTB, 26, 0); /* LCDD21 */
164e3150c77SAsen Dimov at91_set_b_periph(AT91_PIO_PORTB, 27, 0); /* LCDD22 */
165e3150c77SAsen Dimov at91_set_b_periph(AT91_PIO_PORTB, 28, 0); /* LCDD23 */
166e3150c77SAsen Dimov
16770341e2eSWenyou Yang at91_system_clk_enable(AT91_PMC_HCK1);
16832949232SIlko Iliev
169f47316a8SAsen Dimov gd->fb_base = ATMEL_BASE_SRAM;
17032949232SIlko Iliev }
17132949232SIlko Iliev
17232949232SIlko Iliev #ifdef CONFIG_LCD_INFO
17332949232SIlko Iliev #include <nand.h>
17432949232SIlko Iliev #include <version.h>
17532949232SIlko Iliev
17632949232SIlko Iliev extern flash_info_t flash_info[];
17732949232SIlko Iliev
lcd_show_board_info(void)17832949232SIlko Iliev void lcd_show_board_info(void)
17932949232SIlko Iliev {
180*c53a825eSWenyou.Yang@microchip.com ulong dram_size, nand_size, flash_size;
18132949232SIlko Iliev int i;
18232949232SIlko Iliev char temp[32];
18332949232SIlko Iliev
18432949232SIlko Iliev lcd_printf ("%s\n", U_BOOT_VERSION);
18532949232SIlko Iliev lcd_printf ("(C) 2009 Ronetix GmbH\n");
18632949232SIlko Iliev lcd_printf ("support@ronetix.at\n");
18732949232SIlko Iliev lcd_printf ("%s CPU at %s MHz",
1887c966a8bSAchim Ehrlich CONFIG_SYS_AT91_CPU_NAME,
18932949232SIlko Iliev strmhz(temp, get_cpu_clk_rate()));
19032949232SIlko Iliev
19132949232SIlko Iliev dram_size = 0;
19232949232SIlko Iliev for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++)
19332949232SIlko Iliev dram_size += gd->bd->bi_dram[i].size;
19432949232SIlko Iliev
19532949232SIlko Iliev nand_size = 0;
19632949232SIlko Iliev for (i = 0; i < CONFIG_SYS_MAX_NAND_DEVICE; i++)
1972ecba112SGrygorii Strashko nand_size += get_nand_dev_by_index(i)->size;
19832949232SIlko Iliev
19932949232SIlko Iliev flash_size = 0;
20032949232SIlko Iliev for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++)
20132949232SIlko Iliev flash_size += flash_info[i].size;
20232949232SIlko Iliev
20332949232SIlko Iliev lcd_printf ("%ld MB SDRAM, %ld MB NAND\n%ld MB NOR Flash\n"
20432949232SIlko Iliev "%ld MB DataFlash\n",
20532949232SIlko Iliev dram_size >> 20,
20632949232SIlko Iliev nand_size >> 20,
207*c53a825eSWenyou.Yang@microchip.com flash_size >> 20);
20832949232SIlko Iliev }
20932949232SIlko Iliev #endif /* CONFIG_LCD_INFO */
21032949232SIlko Iliev
21132949232SIlko Iliev #endif /* CONFIG_LCD */
21232949232SIlko Iliev
board_early_init_f(void)2130160c1e1SAsen Dimov int board_early_init_f(void)
21432949232SIlko Iliev {
2150160c1e1SAsen Dimov return 0;
2160160c1e1SAsen Dimov }
2170160c1e1SAsen Dimov
board_init(void)2180160c1e1SAsen Dimov int board_init(void)
2190160c1e1SAsen Dimov {
2200160c1e1SAsen Dimov /* arch number of PM9261-Board */
2210160c1e1SAsen Dimov gd->bd->bi_arch_number = MACH_TYPE_PM9261;
2220160c1e1SAsen Dimov
22332949232SIlko Iliev /* adress of boot parameters */
22432949232SIlko Iliev gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
22532949232SIlko Iliev
22632949232SIlko Iliev #ifdef CONFIG_CMD_NAND
22732949232SIlko Iliev pm9261_nand_hw_init();
22832949232SIlko Iliev #endif
22932949232SIlko Iliev #ifdef CONFIG_DRIVER_DM9000
23032949232SIlko Iliev pm9261_dm9000_hw_init();
23132949232SIlko Iliev #endif
23232949232SIlko Iliev #ifdef CONFIG_LCD
23332949232SIlko Iliev pm9261_lcd_hw_init();
23432949232SIlko Iliev #endif
23532949232SIlko Iliev return 0;
23632949232SIlko Iliev }
23732949232SIlko Iliev
238e830b66bSIlko Iliev #ifdef CONFIG_DRIVER_DM9000
board_eth_init(bd_t * bis)239e830b66bSIlko Iliev int board_eth_init(bd_t *bis)
240e830b66bSIlko Iliev {
241e830b66bSIlko Iliev return dm9000_initialize(bis);
242e830b66bSIlko Iliev }
243e830b66bSIlko Iliev #endif
244e830b66bSIlko Iliev
dram_init(void)24532949232SIlko Iliev int dram_init(void)
24632949232SIlko Iliev {
2474f81bf43SAsen Dimov /* dram_init must store complete ramsize in gd->ram_size */
248a55d23ccSAlbert ARIBAUD gd->ram_size = get_ram_size((void *)PHYS_SDRAM,
2494f81bf43SAsen Dimov PHYS_SDRAM_SIZE);
2504f81bf43SAsen Dimov return 0;
2514f81bf43SAsen Dimov }
2524f81bf43SAsen Dimov
dram_init_banksize(void)25376b00acaSSimon Glass int dram_init_banksize(void)
2544f81bf43SAsen Dimov {
25532949232SIlko Iliev gd->bd->bi_dram[0].start = PHYS_SDRAM;
25632949232SIlko Iliev gd->bd->bi_dram[0].size = PHYS_SDRAM_SIZE;
25776b00acaSSimon Glass
25876b00acaSSimon Glass return 0;
25932949232SIlko Iliev }
26032949232SIlko Iliev
26132949232SIlko Iliev #ifdef CONFIG_RESET_PHY_R
reset_phy(void)26232949232SIlko Iliev void reset_phy(void)
26332949232SIlko Iliev {
26432949232SIlko Iliev #ifdef CONFIG_DRIVER_DM9000
26532949232SIlko Iliev /*
26632949232SIlko Iliev * Initialize ethernet HW addr prior to starting Linux,
26732949232SIlko Iliev * needed for nfsroot
26832949232SIlko Iliev */
269d2eaec60SJoe Hershberger eth_init();
27032949232SIlko Iliev #endif
27132949232SIlko Iliev }
27232949232SIlko Iliev #endif
27332949232SIlko Iliev
27432949232SIlko Iliev #ifdef CONFIG_DISPLAY_BOARDINFO
checkboard(void)27532949232SIlko Iliev int checkboard (void)
27632949232SIlko Iliev {
27732949232SIlko Iliev char buf[32];
27832949232SIlko Iliev
27932949232SIlko Iliev printf ("Board : Ronetix PM9261\n");
28032949232SIlko Iliev printf ("Crystal frequency: %8s MHz\n",
28132949232SIlko Iliev strmhz(buf, get_main_clk_rate()));
28232949232SIlko Iliev printf ("CPU clock : %8s MHz\n",
28332949232SIlko Iliev strmhz(buf, get_cpu_clk_rate()));
28432949232SIlko Iliev printf ("Master clock : %8s MHz\n",
28532949232SIlko Iliev strmhz(buf, get_mck_clk_rate()));
28632949232SIlko Iliev
28732949232SIlko Iliev return 0;
28832949232SIlko Iliev }
28932949232SIlko Iliev #endif
290