xref: /rk3399_rockchip-uboot/board/renesas/sh7785lcr/lowlevel_init.S (revision 7682a99826a624d3764656b5bb31f88e2f8b235b)
1c6525d45SNobuhiro Iwamatsu/*
2c6525d45SNobuhiro Iwamatsu * Copyright (C) 2008 Yoshihiro Shimoda <shimoda.yoshihiro@renesas.com>
3c6525d45SNobuhiro Iwamatsu *
4*1a459660SWolfgang Denk * SPDX-License-Identifier:	GPL-2.0+
5c6525d45SNobuhiro Iwamatsu */
6c6525d45SNobuhiro Iwamatsu#include <config.h>
7c6525d45SNobuhiro Iwamatsu#include <asm/processor.h>
8f7e78f3bSJean-Christophe PLAGNIOL-VILLARD#include <asm/macro.h>
9c6525d45SNobuhiro Iwamatsu
10c6525d45SNobuhiro Iwamatsu#include <asm/processor.h>
11c6525d45SNobuhiro Iwamatsu
12c6525d45SNobuhiro Iwamatsu	.global	lowlevel_init
13c6525d45SNobuhiro Iwamatsu
14c6525d45SNobuhiro Iwamatsu	.text
15c6525d45SNobuhiro Iwamatsu	.align	2
16c6525d45SNobuhiro Iwamatsu
17c6525d45SNobuhiro Iwamatsulowlevel_init:
18c6525d45SNobuhiro Iwamatsu	wait_timer	WAIT_200US
19c6525d45SNobuhiro Iwamatsu	wait_timer	WAIT_200US
20c6525d45SNobuhiro Iwamatsu
21c6525d45SNobuhiro Iwamatsu	/*------- LBSC -------*/
22c6525d45SNobuhiro Iwamatsu	write32 MMSELR_A,	MMSELR_D
23c6525d45SNobuhiro Iwamatsu
24c6525d45SNobuhiro Iwamatsu	/*------- DBSC2 -------*/
25c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBCONF_A,	DBSC2_DBCONF_D
26c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBTR0_A,	DBSC2_DBTR0_D
27c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBTR1_A,	DBSC2_DBTR1_D
28c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBTR2_A,	DBSC2_DBTR2_D
29c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBFREQ_A,	DBSC2_DBFREQ_D1
30c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBFREQ_A,	DBSC2_DBFREQ_D2
31c6525d45SNobuhiro Iwamatsu	wait_timer	WAIT_200US
32c6525d45SNobuhiro Iwamatsu
33c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBDICODTOCD_A,	DBSC2_DBDICODTOCD_D
34c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBCMDCNT_A,	DBSC2_DBCMDCNT_D_CKE_H
35c6525d45SNobuhiro Iwamatsu	wait_timer	WAIT_200US
36c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBCMDCNT_A,	DBSC2_DBCMDCNT_D_PALL
37c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_EMRS2
38c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_EMRS3
39c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_EMRS1_1
40c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_MRS_1
41c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBCMDCNT_A,	DBSC2_DBCMDCNT_D_PALL
42c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBCMDCNT_A,	DBSC2_DBCMDCNT_D_REF
43c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBCMDCNT_A,	DBSC2_DBCMDCNT_D_REF
44c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_MRS_2
45c6525d45SNobuhiro Iwamatsu	wait_timer	WAIT_200US
46c6525d45SNobuhiro Iwamatsu
47c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_EMRS1_2
48c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBMRCNT_A,	DBSC2_DBMRCNT_D_EMRS1_1
49c6525d45SNobuhiro Iwamatsu
50c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBEN_A,		DBSC2_DBEN_D
51c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBRFCNT1_A,	DBSC2_DBRFCNT1_D
52c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBRFCNT2_A,	DBSC2_DBRFCNT2_D
53c6525d45SNobuhiro Iwamatsu	write32 DBSC2_DBRFCNT0_A,	DBSC2_DBRFCNT0_D
54c6525d45SNobuhiro Iwamatsu	wait_timer	WAIT_200US
55c6525d45SNobuhiro Iwamatsu
56c6525d45SNobuhiro Iwamatsu	/*------- GPIO -------*/
5720962771SNobuhiro Iwamatsu	write16 PACR_A,	PXCR_D
5820962771SNobuhiro Iwamatsu	write16 PBCR_A,	PXCR_D
5920962771SNobuhiro Iwamatsu	write16 PCCR_A,	PXCR_D
6020962771SNobuhiro Iwamatsu	write16 PDCR_A,	PXCR_D
6120962771SNobuhiro Iwamatsu	write16 PECR_A,	PXCR_D
6220962771SNobuhiro Iwamatsu	write16 PFCR_A,	PXCR_D
6320962771SNobuhiro Iwamatsu	write16 PGCR_A,	PXCR_D
64c6525d45SNobuhiro Iwamatsu	write16 PHCR_A,	PHCR_D
65c6525d45SNobuhiro Iwamatsu	write16 PJCR_A,	PJCR_D
66c6525d45SNobuhiro Iwamatsu	write16 PKCR_A,	PKCR_D
6720962771SNobuhiro Iwamatsu	write16 PLCR_A,	PXCR_D
68c6525d45SNobuhiro Iwamatsu	write16 PMCR_A,	PMCR_D
69c6525d45SNobuhiro Iwamatsu	write16 PNCR_A,	PNCR_D
7020962771SNobuhiro Iwamatsu	write16 PPCR_A,	PXCR_D
7120962771SNobuhiro Iwamatsu	write16 PQCR_A,	PXCR_D
7220962771SNobuhiro Iwamatsu	write16 PRCR_A,	PXCR_D
73c6525d45SNobuhiro Iwamatsu
74c6525d45SNobuhiro Iwamatsu	write8	PEPUPR_A,	PEPUPR_D
75c6525d45SNobuhiro Iwamatsu	write8	PHPUPR_A,	PHPUPR_D
76c6525d45SNobuhiro Iwamatsu	write8	PJPUPR_A,	PJPUPR_D
77c6525d45SNobuhiro Iwamatsu	write8	PKPUPR_A,	PKPUPR_D
78c6525d45SNobuhiro Iwamatsu	write8	PLPUPR_A,	PLPUPR_D
79c6525d45SNobuhiro Iwamatsu	write8	PMPUPR_A,	PMPUPR_D
80c6525d45SNobuhiro Iwamatsu	write8	PNPUPR_A,	PNPUPR_D
81c6525d45SNobuhiro Iwamatsu	write16	PPUPR1_A,	PPUPR1_D
82c6525d45SNobuhiro Iwamatsu	write16	PPUPR2_A,	PPUPR2_D
83c6525d45SNobuhiro Iwamatsu	write16	P1MSELR_A,	P1MSELR_D
84c6525d45SNobuhiro Iwamatsu	write16	P2MSELR_A,	P2MSELR_D
85c6525d45SNobuhiro Iwamatsu
86c6525d45SNobuhiro Iwamatsu	/*------- LBSC -------*/
87c6525d45SNobuhiro Iwamatsu	write32	BCR_A,		BCR_D
88c6525d45SNobuhiro Iwamatsu	write32	CS0BCR_A,	CS0BCR_D
89c6525d45SNobuhiro Iwamatsu	write32	CS0WCR_A,	CS0WCR_D
90c6525d45SNobuhiro Iwamatsu	write32	CS1BCR_A,	CS1BCR_D
91c6525d45SNobuhiro Iwamatsu	write32	CS1WCR_A,	CS1WCR_D
92c6525d45SNobuhiro Iwamatsu	write32	CS4BCR_A,	CS4BCR_D
93c6525d45SNobuhiro Iwamatsu	write32	CS4WCR_A,	CS4WCR_D
94c6525d45SNobuhiro Iwamatsu
95c6525d45SNobuhiro Iwamatsu	mov.l	PASCR_A, r0
96c6525d45SNobuhiro Iwamatsu	mov.l	@r0, r2
97c6525d45SNobuhiro Iwamatsu	mov.l	PASCR_32BIT_MODE, r1
98c6525d45SNobuhiro Iwamatsu	tst	r1, r2
99c6525d45SNobuhiro Iwamatsu	bt	lbsc_29bit
100c6525d45SNobuhiro Iwamatsu
101c6525d45SNobuhiro Iwamatsu	write32	CS2BCR_A,	CS_USB_BCR_D
102c6525d45SNobuhiro Iwamatsu	write32	CS2WCR_A,	CS_USB_WCR_D
103c6525d45SNobuhiro Iwamatsu	write32	CS3BCR_A,	CS_SD_BCR_D
104c6525d45SNobuhiro Iwamatsu	write32	CS3WCR_A,	CS_SD_WCR_D
105c6525d45SNobuhiro Iwamatsu	write32	CS5BCR_A,	CS_I2C_BCR_D
106c6525d45SNobuhiro Iwamatsu	write32	CS5WCR_A,	CS_I2C_WCR_D
107c6525d45SNobuhiro Iwamatsu	write32	CS6BCR_A,	CS0BCR_D
108c6525d45SNobuhiro Iwamatsu	write32	CS6WCR_A,	CS0WCR_D
109c6525d45SNobuhiro Iwamatsu	bra	lbsc_end
110c6525d45SNobuhiro Iwamatsu	 nop
111c6525d45SNobuhiro Iwamatsu
112c6525d45SNobuhiro Iwamatsulbsc_29bit:
113c6525d45SNobuhiro Iwamatsu	write32	CS5BCR_A,	CS_USB_BCR_D
114c6525d45SNobuhiro Iwamatsu	write32	CS5WCR_A,	CS_USB_WCR_D
115c6525d45SNobuhiro Iwamatsu	write32	CS6BCR_A,	CS_SD_BCR_D
116c6525d45SNobuhiro Iwamatsu	write32	CS6WCR_A,	CS_SD_WCR_D
117c6525d45SNobuhiro Iwamatsu
118c6525d45SNobuhiro Iwamatsulbsc_end:
119ada93182SYoshihiro Shimoda#if defined(CONFIG_SH_32BIT)
120ada93182SYoshihiro Shimoda	/*------- set PMB -------*/
121ada93182SYoshihiro Shimoda	write32	PASCR_A,	PASCR_29BIT_D
122ada93182SYoshihiro Shimoda	write32	MMUCR_A,	MMUCR_D
123ada93182SYoshihiro Shimoda
124ada93182SYoshihiro Shimoda	/*****************************************************************
125ada93182SYoshihiro Shimoda	 * ent	virt		phys		v	sz	c	wt
126ada93182SYoshihiro Shimoda	 * 0	0xa0000000	0x00000000	1	64M	0	0
127ada93182SYoshihiro Shimoda	 * 1	0xa4000000	0x04000000	1	16M	0	0
128ada93182SYoshihiro Shimoda	 * 2	0xa6000000	0x08000000	1	16M	0	0
129ada93182SYoshihiro Shimoda	 * 9	0x88000000	0x48000000	1	128M	1	1
130ada93182SYoshihiro Shimoda	 * 10	0x90000000	0x50000000	1	128M	1	1
131ada93182SYoshihiro Shimoda	 * 11	0x98000000	0x58000000	1	128M	1	1
132ada93182SYoshihiro Shimoda	 * 13	0xa8000000	0x48000000	1	128M	0	0
133ada93182SYoshihiro Shimoda	 * 14	0xb0000000	0x50000000	1	128M	0	0
134ada93182SYoshihiro Shimoda	 * 15	0xb8000000	0x58000000	1	128M	0	0
135ada93182SYoshihiro Shimoda	 */
136ada93182SYoshihiro Shimoda	write32	PMB_ADDR_FLASH_A,	PMB_ADDR_FLASH_D
137ada93182SYoshihiro Shimoda	write32	PMB_DATA_FLASH_A,	PMB_DATA_FLASH_D
138ada93182SYoshihiro Shimoda	write32	PMB_ADDR_CPLD_A,	PMB_ADDR_CPLD_D
139ada93182SYoshihiro Shimoda	write32	PMB_DATA_CPLD_A,	PMB_DATA_CPLD_D
140ada93182SYoshihiro Shimoda	write32	PMB_ADDR_USB_A,		PMB_ADDR_USB_D
141ada93182SYoshihiro Shimoda	write32	PMB_DATA_USB_A,		PMB_DATA_USB_D
142ada93182SYoshihiro Shimoda	write32	PMB_ADDR_DDR_C1_A,	PMB_ADDR_DDR_C1_D
143ada93182SYoshihiro Shimoda	write32	PMB_DATA_DDR_C1_A,	PMB_DATA_DDR_C1_D
144ada93182SYoshihiro Shimoda	write32	PMB_ADDR_DDR_C2_A,	PMB_ADDR_DDR_C2_D
145ada93182SYoshihiro Shimoda	write32	PMB_DATA_DDR_C2_A,	PMB_DATA_DDR_C2_D
146ada93182SYoshihiro Shimoda	write32	PMB_ADDR_DDR_C3_A,	PMB_ADDR_DDR_C3_D
147ada93182SYoshihiro Shimoda	write32	PMB_DATA_DDR_C3_A,	PMB_DATA_DDR_C3_D
148ada93182SYoshihiro Shimoda	write32	PMB_ADDR_DDR_N1_A,	PMB_ADDR_DDR_N1_D
149ada93182SYoshihiro Shimoda	write32	PMB_DATA_DDR_N1_A,	PMB_DATA_DDR_N1_D
150ada93182SYoshihiro Shimoda	write32	PMB_ADDR_DDR_N2_A,	PMB_ADDR_DDR_N2_D
151ada93182SYoshihiro Shimoda	write32	PMB_DATA_DDR_N2_A,	PMB_DATA_DDR_N2_D
152ada93182SYoshihiro Shimoda	write32	PMB_ADDR_DDR_N3_A,	PMB_ADDR_DDR_N3_D
153ada93182SYoshihiro Shimoda	write32	PMB_DATA_DDR_N3_A,	PMB_DATA_DDR_N3_D
154ada93182SYoshihiro Shimoda
155ada93182SYoshihiro Shimoda	write32	PASCR_A,	PASCR_INIT
156ada93182SYoshihiro Shimoda	mov.l	DUMMY_ADDR, r0
157ada93182SYoshihiro Shimoda	icbi	@r0
158ada93182SYoshihiro Shimoda#endif
159c6525d45SNobuhiro Iwamatsu
160c6525d45SNobuhiro Iwamatsu	write32	CCR_A,	CCR_D
161c6525d45SNobuhiro Iwamatsu
162c6525d45SNobuhiro Iwamatsu	rts
163c6525d45SNobuhiro Iwamatsu	nop
164c6525d45SNobuhiro Iwamatsu
165c6525d45SNobuhiro Iwamatsu	.align 4
166c6525d45SNobuhiro Iwamatsu
167c6525d45SNobuhiro Iwamatsu/*------- GPIO -------*/
16820962771SNobuhiro Iwamatsu/* P{A,B C,D,E,F,G,L,P,Q,R}CR_D */
16920962771SNobuhiro IwamatsuPXCR_D:		.word	0x0000
17020962771SNobuhiro Iwamatsu
17120962771SNobuhiro IwamatsuPHCR_D:		.word	0x00c0
17220962771SNobuhiro IwamatsuPJCR_D:		.word	0xc3fc
17320962771SNobuhiro IwamatsuPKCR_D:		.word	0x03ff
17420962771SNobuhiro IwamatsuPMCR_D:		.word	0xffff
17520962771SNobuhiro IwamatsuPNCR_D:		.word	0xf0c3
176c6525d45SNobuhiro Iwamatsu
177c6525d45SNobuhiro IwamatsuPEPUPR_D:	.long	0xff
178c6525d45SNobuhiro IwamatsuPHPUPR_D:	.long	0x00
179c6525d45SNobuhiro IwamatsuPJPUPR_D:	.long	0x00
180c6525d45SNobuhiro IwamatsuPKPUPR_D:	.long	0x00
181c6525d45SNobuhiro IwamatsuPLPUPR_D:	.long	0x00
182c6525d45SNobuhiro IwamatsuPMPUPR_D:	.long	0xfc
183c6525d45SNobuhiro IwamatsuPNPUPR_D:	.long	0x00
18420962771SNobuhiro IwamatsuPPUPR1_D:	.word	0xffbf
18520962771SNobuhiro IwamatsuPPUPR2_D:	.word	0xff00
18620962771SNobuhiro IwamatsuP1MSELR_D:	.word	0x3780
18720962771SNobuhiro IwamatsuP2MSELR_D:	.word	0x0000
188c6525d45SNobuhiro Iwamatsu
189baa9f9baSNobuhiro Iwamatsu#define GPIO_BASE	0xffe70000
190baa9f9baSNobuhiro IwamatsuPACR_A:		.long	GPIO_BASE + 0x00
191baa9f9baSNobuhiro IwamatsuPBCR_A:		.long	GPIO_BASE + 0x02
192baa9f9baSNobuhiro IwamatsuPCCR_A:		.long	GPIO_BASE + 0x04
193baa9f9baSNobuhiro IwamatsuPDCR_A:		.long	GPIO_BASE + 0x06
194baa9f9baSNobuhiro IwamatsuPECR_A:		.long	GPIO_BASE + 0x08
195baa9f9baSNobuhiro IwamatsuPFCR_A:		.long	GPIO_BASE + 0x0a
196baa9f9baSNobuhiro IwamatsuPGCR_A:		.long	GPIO_BASE + 0x0c
197baa9f9baSNobuhiro IwamatsuPHCR_A:		.long	GPIO_BASE + 0x0e
198baa9f9baSNobuhiro IwamatsuPJCR_A:		.long	GPIO_BASE + 0x10
199baa9f9baSNobuhiro IwamatsuPKCR_A:		.long	GPIO_BASE + 0x12
200baa9f9baSNobuhiro IwamatsuPLCR_A:		.long	GPIO_BASE + 0x14
201baa9f9baSNobuhiro IwamatsuPMCR_A:		.long	GPIO_BASE + 0x16
202baa9f9baSNobuhiro IwamatsuPNCR_A:		.long	GPIO_BASE + 0x18
203baa9f9baSNobuhiro IwamatsuPPCR_A:		.long	GPIO_BASE + 0x1a
204baa9f9baSNobuhiro IwamatsuPQCR_A:		.long	GPIO_BASE + 0x1c
205baa9f9baSNobuhiro IwamatsuPRCR_A:		.long	GPIO_BASE + 0x1e
206baa9f9baSNobuhiro IwamatsuPEPUPR_A:	.long	GPIO_BASE + 0x48
207baa9f9baSNobuhiro IwamatsuPHPUPR_A:	.long	GPIO_BASE + 0x4e
208baa9f9baSNobuhiro IwamatsuPJPUPR_A:	.long	GPIO_BASE + 0x50
209baa9f9baSNobuhiro IwamatsuPKPUPR_A:	.long	GPIO_BASE + 0x52
210baa9f9baSNobuhiro IwamatsuPLPUPR_A:	.long	GPIO_BASE + 0x54
211baa9f9baSNobuhiro IwamatsuPMPUPR_A:	.long	GPIO_BASE + 0x56
212baa9f9baSNobuhiro IwamatsuPNPUPR_A:	.long	GPIO_BASE + 0x58
213baa9f9baSNobuhiro IwamatsuPPUPR1_A:	.long	GPIO_BASE + 0x60
214baa9f9baSNobuhiro IwamatsuPPUPR2_A:	.long	GPIO_BASE + 0x62
215baa9f9baSNobuhiro IwamatsuP1MSELR_A:	.long	GPIO_BASE + 0x80
216baa9f9baSNobuhiro IwamatsuP2MSELR_A:	.long	GPIO_BASE + 0x82
217baa9f9baSNobuhiro Iwamatsu
218f1cae196SNobuhiro IwamatsuMMSELR_A:      .long   0xfc400020
219f1cae196SNobuhiro Iwamatsu#if defined(CONFIG_SH_32BIT)
220f1cae196SNobuhiro IwamatsuMMSELR_D:      .long   0xa5a50005
221f1cae196SNobuhiro Iwamatsu#else
222f1cae196SNobuhiro IwamatsuMMSELR_D:      .long   0xa5a50002
223f1cae196SNobuhiro Iwamatsu#endif
224f1cae196SNobuhiro Iwamatsu
225f1cae196SNobuhiro Iwamatsu/*------- DBSC2 -------*/
226f1cae196SNobuhiro Iwamatsu#define DBSC2_BASE	0xfe800000
227f1cae196SNobuhiro IwamatsuDBSC2_DBSTATE_A:	.long	DBSC2_BASE + 0x0c
228f1cae196SNobuhiro IwamatsuDBSC2_DBEN_A:		.long	DBSC2_BASE + 0x10
229f1cae196SNobuhiro IwamatsuDBSC2_DBCMDCNT_A:	.long	DBSC2_BASE + 0x14
230f1cae196SNobuhiro IwamatsuDBSC2_DBCONF_A:		.long	DBSC2_BASE + 0x20
231f1cae196SNobuhiro IwamatsuDBSC2_DBTR0_A:		.long	DBSC2_BASE + 0x30
232f1cae196SNobuhiro IwamatsuDBSC2_DBTR1_A:		.long	DBSC2_BASE + 0x34
233f1cae196SNobuhiro IwamatsuDBSC2_DBTR2_A:		.long	DBSC2_BASE + 0x38
234f1cae196SNobuhiro IwamatsuDBSC2_DBRFCNT0_A:	.long	DBSC2_BASE + 0x40
235f1cae196SNobuhiro IwamatsuDBSC2_DBRFCNT1_A:	.long	DBSC2_BASE + 0x44
236f1cae196SNobuhiro IwamatsuDBSC2_DBRFCNT2_A:	.long	DBSC2_BASE + 0x48
237f1cae196SNobuhiro IwamatsuDBSC2_DBRFSTS_A:	.long	DBSC2_BASE + 0x4c
238f1cae196SNobuhiro IwamatsuDBSC2_DBFREQ_A:		.long	DBSC2_BASE + 0x50
239f1cae196SNobuhiro IwamatsuDBSC2_DBDICODTOCD_A:.long	DBSC2_BASE + 0x54
240f1cae196SNobuhiro IwamatsuDBSC2_DBMRCNT_A:	.long	DBSC2_BASE + 0x60
241f1cae196SNobuhiro IwamatsuDDR_DUMMY_ACCESS_A:	.long	0x40000000
242f1cae196SNobuhiro Iwamatsu
243f1cae196SNobuhiro IwamatsuDBSC2_DBCONF_D:		.long	0x00630002
244f1cae196SNobuhiro IwamatsuDBSC2_DBTR0_D:		.long	0x050b1f04
245f1cae196SNobuhiro IwamatsuDBSC2_DBTR1_D:		.long	0x00040204
246f1cae196SNobuhiro IwamatsuDBSC2_DBTR2_D:		.long	0x02100308
247f1cae196SNobuhiro IwamatsuDBSC2_DBFREQ_D1:	.long	0x00000000
248f1cae196SNobuhiro IwamatsuDBSC2_DBFREQ_D2:	.long	0x00000100
249f1cae196SNobuhiro IwamatsuDBSC2_DBDICODTOCD_D:.long	0x000f0907
250f1cae196SNobuhiro Iwamatsu
251f1cae196SNobuhiro IwamatsuDBSC2_DBCMDCNT_D_CKE_H:	.long	0x00000003
252f1cae196SNobuhiro IwamatsuDBSC2_DBCMDCNT_D_PALL:	.long	0x00000002
253f1cae196SNobuhiro IwamatsuDBSC2_DBCMDCNT_D_REF:	.long	0x00000004
254f1cae196SNobuhiro Iwamatsu
255f1cae196SNobuhiro IwamatsuDBSC2_DBMRCNT_D_EMRS2:	.long	0x00020000
256f1cae196SNobuhiro IwamatsuDBSC2_DBMRCNT_D_EMRS3:	.long	0x00030000
257f1cae196SNobuhiro IwamatsuDBSC2_DBMRCNT_D_EMRS1_1:	.long	0x00010006
258f1cae196SNobuhiro IwamatsuDBSC2_DBMRCNT_D_EMRS1_2:	.long	0x00010386
259f1cae196SNobuhiro IwamatsuDBSC2_DBMRCNT_D_MRS_1:	.long	0x00000952
260f1cae196SNobuhiro IwamatsuDBSC2_DBMRCNT_D_MRS_2:	.long	0x00000852
261f1cae196SNobuhiro Iwamatsu
262f1cae196SNobuhiro IwamatsuDBSC2_DBEN_D:		.long	0x00000001
263f1cae196SNobuhiro Iwamatsu
264f1cae196SNobuhiro IwamatsuDBSC2_DBPDCNT0_D3:	.long	0x00000080
265f1cae196SNobuhiro IwamatsuDBSC2_DBRFCNT1_D:	.long	0x00000926
266f1cae196SNobuhiro IwamatsuDBSC2_DBRFCNT2_D:	.long	0x00fe00fe
267f1cae196SNobuhiro IwamatsuDBSC2_DBRFCNT0_D:	.long	0x00010000
268f1cae196SNobuhiro Iwamatsu
269f1cae196SNobuhiro IwamatsuWAIT_200US:    .long   33333
270f1cae196SNobuhiro Iwamatsu
271c6525d45SNobuhiro Iwamatsu/*------- LBSC -------*/
272c6525d45SNobuhiro IwamatsuPASCR_A:		.long	0xff000070
273c6525d45SNobuhiro IwamatsuPASCR_32BIT_MODE:	.long	0x80000000	/* check booting mode */
274c6525d45SNobuhiro Iwamatsu
275c6525d45SNobuhiro IwamatsuBCR_A:		.long	BCR
276c6525d45SNobuhiro IwamatsuCS0BCR_A:	.long	CS0BCR
277c6525d45SNobuhiro IwamatsuCS0WCR_A:	.long	CS0WCR
278c6525d45SNobuhiro IwamatsuCS1BCR_A:	.long	CS1BCR
279c6525d45SNobuhiro IwamatsuCS1WCR_A:	.long	CS1WCR
280c6525d45SNobuhiro IwamatsuCS2BCR_A:	.long	CS2BCR
281c6525d45SNobuhiro IwamatsuCS2WCR_A:	.long	CS2WCR
282c6525d45SNobuhiro IwamatsuCS3BCR_A:	.long	CS3BCR
283c6525d45SNobuhiro IwamatsuCS3WCR_A:	.long	CS3WCR
284c6525d45SNobuhiro IwamatsuCS4BCR_A:	.long	CS4BCR
285c6525d45SNobuhiro IwamatsuCS4WCR_A:	.long	CS4WCR
286c6525d45SNobuhiro IwamatsuCS5BCR_A:	.long	CS5BCR
287c6525d45SNobuhiro IwamatsuCS5WCR_A:	.long	CS5WCR
288c6525d45SNobuhiro IwamatsuCS6BCR_A:	.long	CS6BCR
289c6525d45SNobuhiro IwamatsuCS6WCR_A:	.long	CS6WCR
290c6525d45SNobuhiro Iwamatsu
291c6525d45SNobuhiro IwamatsuBCR_D:		.long	0x80000003
292c6525d45SNobuhiro IwamatsuCS0BCR_D:	.long	0x22222340
293c6525d45SNobuhiro IwamatsuCS0WCR_D:	.long	0x00111118
294c6525d45SNobuhiro IwamatsuCS1BCR_D:	.long	0x11111100
295c6525d45SNobuhiro IwamatsuCS1WCR_D:	.long	0x33333303
296c6525d45SNobuhiro IwamatsuCS4BCR_D:	.long	0x11111300
297c6525d45SNobuhiro IwamatsuCS4WCR_D:	.long	0x00101012
298c6525d45SNobuhiro Iwamatsu
299c6525d45SNobuhiro Iwamatsu/* USB setting : 32bit mode = CS2, 29bit mode = CS5 */
300c6525d45SNobuhiro IwamatsuCS_USB_BCR_D:	.long	0x11111200
301091d8c34SNobuhiro IwamatsuCS_USB_WCR_D:	.long	0x00020005
302c6525d45SNobuhiro Iwamatsu
303c6525d45SNobuhiro Iwamatsu/* SD setting : 32bit mode = CS3, 29bit mode = CS6 */
304c6525d45SNobuhiro IwamatsuCS_SD_BCR_D:	.long	0x00000300
305c6525d45SNobuhiro IwamatsuCS_SD_WCR_D:	.long	0x00030108
306c6525d45SNobuhiro Iwamatsu
307c6525d45SNobuhiro Iwamatsu/* I2C setting : 32bit mode = CS5, 29bit mode = CS1(already setting) */
308c6525d45SNobuhiro IwamatsuCS_I2C_BCR_D:	.long	0x11111100
309c6525d45SNobuhiro IwamatsuCS_I2C_WCR_D:	.long	0x00000003
310c6525d45SNobuhiro Iwamatsu
311ada93182SYoshihiro Shimoda#if defined(CONFIG_SH_32BIT)
312ada93182SYoshihiro Shimoda/*------- set PMB -------*/
313ada93182SYoshihiro ShimodaPMB_ADDR_FLASH_A:	.long	PMB_ADDR_BASE(0)
314ada93182SYoshihiro ShimodaPMB_ADDR_CPLD_A:	.long	PMB_ADDR_BASE(1)
315ada93182SYoshihiro ShimodaPMB_ADDR_USB_A:		.long	PMB_ADDR_BASE(2)
316ada93182SYoshihiro ShimodaPMB_ADDR_DDR_C1_A:	.long	PMB_ADDR_BASE(9)
317ada93182SYoshihiro ShimodaPMB_ADDR_DDR_C2_A:	.long	PMB_ADDR_BASE(10)
318ada93182SYoshihiro ShimodaPMB_ADDR_DDR_C3_A:	.long	PMB_ADDR_BASE(11)
319ada93182SYoshihiro ShimodaPMB_ADDR_DDR_N1_A:	.long	PMB_ADDR_BASE(13)
320ada93182SYoshihiro ShimodaPMB_ADDR_DDR_N2_A:	.long	PMB_ADDR_BASE(14)
321ada93182SYoshihiro ShimodaPMB_ADDR_DDR_N3_A:	.long	PMB_ADDR_BASE(15)
322ada93182SYoshihiro Shimoda
323ada93182SYoshihiro ShimodaPMB_ADDR_FLASH_D:	.long	mk_pmb_addr_val(0xa0)
324ada93182SYoshihiro ShimodaPMB_ADDR_CPLD_D:	.long	mk_pmb_addr_val(0xa4)
325ada93182SYoshihiro ShimodaPMB_ADDR_USB_D:		.long	mk_pmb_addr_val(0xa6)
326ada93182SYoshihiro ShimodaPMB_ADDR_DDR_C1_D:	.long	mk_pmb_addr_val(0x88)
327ada93182SYoshihiro ShimodaPMB_ADDR_DDR_C2_D:	.long	mk_pmb_addr_val(0x90)
328ada93182SYoshihiro ShimodaPMB_ADDR_DDR_C3_D:	.long	mk_pmb_addr_val(0x98)
329ada93182SYoshihiro ShimodaPMB_ADDR_DDR_N1_D:	.long	mk_pmb_addr_val(0xa8)
330ada93182SYoshihiro ShimodaPMB_ADDR_DDR_N2_D:	.long	mk_pmb_addr_val(0xb0)
331ada93182SYoshihiro ShimodaPMB_ADDR_DDR_N3_D:	.long	mk_pmb_addr_val(0xb8)
332ada93182SYoshihiro Shimoda
333ada93182SYoshihiro ShimodaPMB_DATA_FLASH_A:	.long	PMB_DATA_BASE(0)
334ada93182SYoshihiro ShimodaPMB_DATA_CPLD_A:	.long	PMB_DATA_BASE(1)
335ada93182SYoshihiro ShimodaPMB_DATA_USB_A:		.long	PMB_DATA_BASE(2)
336ada93182SYoshihiro ShimodaPMB_DATA_DDR_C1_A:	.long	PMB_DATA_BASE(9)
337ada93182SYoshihiro ShimodaPMB_DATA_DDR_C2_A:	.long	PMB_DATA_BASE(10)
338ada93182SYoshihiro ShimodaPMB_DATA_DDR_C3_A:	.long	PMB_DATA_BASE(11)
339ada93182SYoshihiro ShimodaPMB_DATA_DDR_N1_A:	.long	PMB_DATA_BASE(13)
340ada93182SYoshihiro ShimodaPMB_DATA_DDR_N2_A:	.long	PMB_DATA_BASE(14)
341ada93182SYoshihiro ShimodaPMB_DATA_DDR_N3_A:	.long	PMB_DATA_BASE(15)
342ada93182SYoshihiro Shimoda
343ada93182SYoshihiro Shimoda/*						ppn   ub v s1 s0  c  wt */
344ada93182SYoshihiro ShimodaPMB_DATA_FLASH_D:	.long	mk_pmb_data_val(0x00, 1, 1, 0, 1, 0, 1)
345ada93182SYoshihiro ShimodaPMB_DATA_CPLD_D:	.long	mk_pmb_data_val(0x04, 1, 1, 0, 0, 0, 1)
346ada93182SYoshihiro ShimodaPMB_DATA_USB_D:		.long	mk_pmb_data_val(0x08, 1, 1, 0, 0, 0, 1)
347ada93182SYoshihiro ShimodaPMB_DATA_DDR_C1_D:	.long	mk_pmb_data_val(0x48, 0, 1, 1, 0, 1, 1)
348ada93182SYoshihiro ShimodaPMB_DATA_DDR_C2_D:	.long	mk_pmb_data_val(0x50, 0, 1, 1, 0, 1, 1)
349ada93182SYoshihiro ShimodaPMB_DATA_DDR_C3_D:	.long	mk_pmb_data_val(0x58, 0, 1, 1, 0, 1, 1)
350ada93182SYoshihiro ShimodaPMB_DATA_DDR_N1_D:	.long	mk_pmb_data_val(0x48, 1, 1, 1, 0, 0, 1)
351ada93182SYoshihiro ShimodaPMB_DATA_DDR_N2_D:	.long	mk_pmb_data_val(0x50, 1, 1, 1, 0, 0, 1)
352ada93182SYoshihiro ShimodaPMB_DATA_DDR_N3_D:	.long	mk_pmb_data_val(0x58, 1, 1, 1, 0, 0, 1)
353ada93182SYoshihiro Shimoda
354ada93182SYoshihiro ShimodaDUMMY_ADDR:	.long	0xa0000000
355ada93182SYoshihiro ShimodaPASCR_29BIT_D:	.long	0x00000000
356ada93182SYoshihiro ShimodaPASCR_INIT:	.long	0x80000080	/* check booting mode */
357ada93182SYoshihiro ShimodaMMUCR_A:	.long	0xff000010
358ada93182SYoshihiro ShimodaMMUCR_D:	.long	0x00000004	/* clear ITLB */
359ada93182SYoshihiro Shimoda#endif	/* CONFIG_SH_32BIT */
360ada93182SYoshihiro Shimoda
361c6525d45SNobuhiro IwamatsuCCR_A:		.long	0xff00001c
362c6525d45SNobuhiro IwamatsuCCR_D:		.long	0x0000090b
363