1320cf350SYoshihiro Shimoda /*
2320cf350SYoshihiro Shimoda * Copyright (C) 2012 Renesas Solutions Corp.
3320cf350SYoshihiro Shimoda *
4320cf350SYoshihiro Shimoda * SPDX-License-Identifier: GPL-2.0+
5320cf350SYoshihiro Shimoda */
6320cf350SYoshihiro Shimoda
7320cf350SYoshihiro Shimoda #include <common.h>
8320cf350SYoshihiro Shimoda #include <malloc.h>
9320cf350SYoshihiro Shimoda #include <asm/processor.h>
10320cf350SYoshihiro Shimoda #include <asm/io.h>
11320cf350SYoshihiro Shimoda #include <asm/mmc.h>
12ff0960f9SSimon Glass #include <spi.h>
13320cf350SYoshihiro Shimoda #include <spi_flash.h>
14320cf350SYoshihiro Shimoda
checkboard(void)15320cf350SYoshihiro Shimoda int checkboard(void)
16320cf350SYoshihiro Shimoda {
17320cf350SYoshihiro Shimoda puts("BOARD: SH7753 EVB\n");
18320cf350SYoshihiro Shimoda
19320cf350SYoshihiro Shimoda return 0;
20320cf350SYoshihiro Shimoda }
21320cf350SYoshihiro Shimoda
init_gpio(void)22320cf350SYoshihiro Shimoda static void init_gpio(void)
23320cf350SYoshihiro Shimoda {
24320cf350SYoshihiro Shimoda struct gpio_regs *gpio = GPIO_BASE;
25320cf350SYoshihiro Shimoda struct sermux_regs *sermux = SERMUX_BASE;
26320cf350SYoshihiro Shimoda
27320cf350SYoshihiro Shimoda /* GPIO */
28320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pacr); /* GETHER */
29320cf350SYoshihiro Shimoda writew(0x0001, &gpio->pbcr); /* INTC */
30320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pccr); /* PWMU, INTC */
31320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pdcr); /* SPI0 */
32320cf350SYoshihiro Shimoda writew(0xeaff, &gpio->pecr); /* GPIO */
33320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pfcr); /* WDT */
34320cf350SYoshihiro Shimoda writew(0x0004, &gpio->pgcr); /* SPI0, GETHER MDIO gate(PTG1) */
35320cf350SYoshihiro Shimoda writew(0x0000, &gpio->phcr); /* SPI1 */
36320cf350SYoshihiro Shimoda writew(0x0000, &gpio->picr); /* SDHI */
37320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pjcr); /* SCIF4 */
38320cf350SYoshihiro Shimoda writew(0x0003, &gpio->pkcr); /* SerMux */
39320cf350SYoshihiro Shimoda writew(0x0000, &gpio->plcr); /* SerMux */
40320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pmcr); /* RIIC */
41320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pncr); /* USB, SGPIO */
42320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pocr); /* SGPIO */
43320cf350SYoshihiro Shimoda writew(0xd555, &gpio->pqcr); /* GPIO */
44320cf350SYoshihiro Shimoda writew(0x0000, &gpio->prcr); /* RIIC */
45320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pscr); /* RIIC */
46320cf350SYoshihiro Shimoda writew(0x0000, &gpio->ptcr); /* STATUS */
47320cf350SYoshihiro Shimoda writeb(0x00, &gpio->pudr);
48320cf350SYoshihiro Shimoda writew(0x5555, &gpio->pucr); /* Debug LED */
49320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pvcr); /* RSPI */
50320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pwcr); /* EVC */
51320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pxcr); /* LBSC */
52320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pycr); /* LBSC */
53320cf350SYoshihiro Shimoda writew(0x0000, &gpio->pzcr); /* eMMC */
54320cf350SYoshihiro Shimoda writew(0xfe00, &gpio->psel0);
55320cf350SYoshihiro Shimoda writew(0x0000, &gpio->psel1);
56320cf350SYoshihiro Shimoda writew(0x3000, &gpio->psel2);
57320cf350SYoshihiro Shimoda writew(0xff00, &gpio->psel3);
58320cf350SYoshihiro Shimoda writew(0x771f, &gpio->psel4);
59320cf350SYoshihiro Shimoda writew(0x0ffc, &gpio->psel5);
60320cf350SYoshihiro Shimoda writew(0x00ff, &gpio->psel6);
61320cf350SYoshihiro Shimoda writew(0xfc00, &gpio->psel7);
62320cf350SYoshihiro Shimoda
63320cf350SYoshihiro Shimoda writeb(0x10, &sermux->smr0); /* SMR0: SerMux mode 0 */
64320cf350SYoshihiro Shimoda }
65320cf350SYoshihiro Shimoda
init_usb_phy(void)66320cf350SYoshihiro Shimoda static void init_usb_phy(void)
67320cf350SYoshihiro Shimoda {
68320cf350SYoshihiro Shimoda struct usb_common_regs *common0 = USB0_COMMON_BASE;
69320cf350SYoshihiro Shimoda struct usb_common_regs *common1 = USB1_COMMON_BASE;
70320cf350SYoshihiro Shimoda struct usb0_phy_regs *phy = USB0_PHY_BASE;
71320cf350SYoshihiro Shimoda struct usb1_port_regs *port = USB1_PORT_BASE;
72320cf350SYoshihiro Shimoda struct usb1_alignment_regs *align = USB1_ALIGNMENT_BASE;
73320cf350SYoshihiro Shimoda
74320cf350SYoshihiro Shimoda writew(0x0100, &phy->reset); /* set reset */
75320cf350SYoshihiro Shimoda /* port0 = USB0, port1 = USB1 */
76320cf350SYoshihiro Shimoda writew(0x0002, &phy->portsel);
77320cf350SYoshihiro Shimoda writel(0x0001, &port->port1sel); /* port1 = Host */
78320cf350SYoshihiro Shimoda writew(0x0111, &phy->reset); /* clear reset */
79320cf350SYoshihiro Shimoda
80320cf350SYoshihiro Shimoda writew(0x4000, &common0->suspmode);
81320cf350SYoshihiro Shimoda writew(0x4000, &common1->suspmode);
82320cf350SYoshihiro Shimoda
83320cf350SYoshihiro Shimoda #if defined(__LITTLE_ENDIAN)
84320cf350SYoshihiro Shimoda writel(0x00000000, &align->ehcidatac);
85320cf350SYoshihiro Shimoda writel(0x00000000, &align->ohcidatac);
86320cf350SYoshihiro Shimoda #endif
87320cf350SYoshihiro Shimoda }
88320cf350SYoshihiro Shimoda
init_gether_mdio(void)89320cf350SYoshihiro Shimoda static void init_gether_mdio(void)
90320cf350SYoshihiro Shimoda {
91320cf350SYoshihiro Shimoda struct gpio_regs *gpio = GPIO_BASE;
92320cf350SYoshihiro Shimoda
93320cf350SYoshihiro Shimoda writew(readw(&gpio->pgcr) | 0x0004, &gpio->pgcr);
94320cf350SYoshihiro Shimoda writeb(readb(&gpio->pgdr) | 0x02, &gpio->pgdr); /* Use ET0-MDIO */
95320cf350SYoshihiro Shimoda }
96320cf350SYoshihiro Shimoda
set_mac_to_sh_giga_eth_register(int channel,char * mac_string)97320cf350SYoshihiro Shimoda static void set_mac_to_sh_giga_eth_register(int channel, char *mac_string)
98320cf350SYoshihiro Shimoda {
99320cf350SYoshihiro Shimoda struct ether_mac_regs *ether;
100320cf350SYoshihiro Shimoda unsigned char mac[6];
101320cf350SYoshihiro Shimoda unsigned long val;
102320cf350SYoshihiro Shimoda
103320cf350SYoshihiro Shimoda eth_parse_enetaddr(mac_string, mac);
104320cf350SYoshihiro Shimoda
105320cf350SYoshihiro Shimoda if (!channel)
106320cf350SYoshihiro Shimoda ether = GETHER0_MAC_BASE;
107320cf350SYoshihiro Shimoda else
108320cf350SYoshihiro Shimoda ether = GETHER1_MAC_BASE;
109320cf350SYoshihiro Shimoda
110320cf350SYoshihiro Shimoda val = (mac[0] << 24) | (mac[1] << 16) | (mac[2] << 8) | mac[3];
111320cf350SYoshihiro Shimoda writel(val, ðer->mahr);
112320cf350SYoshihiro Shimoda val = (mac[4] << 8) | mac[5];
113320cf350SYoshihiro Shimoda writel(val, ðer->malr);
114320cf350SYoshihiro Shimoda }
115320cf350SYoshihiro Shimoda
116b3ce9081SBin Meng #if defined(CONFIG_SH_32BIT)
117320cf350SYoshihiro Shimoda /*****************************************************************
118320cf350SYoshihiro Shimoda * This PMB must be set on this timing. The lowlevel_init is run on
119320cf350SYoshihiro Shimoda * Area 0(phys 0x00000000), so we have to map it.
120320cf350SYoshihiro Shimoda *
121320cf350SYoshihiro Shimoda * The new PMB table is following:
122320cf350SYoshihiro Shimoda * ent virt phys v sz c wt
123320cf350SYoshihiro Shimoda * 0 0xa0000000 0x40000000 1 128M 0 1
124320cf350SYoshihiro Shimoda * 1 0xa8000000 0x48000000 1 128M 0 1
125320cf350SYoshihiro Shimoda * 2 0xb0000000 0x50000000 1 128M 0 1
126320cf350SYoshihiro Shimoda * 3 0xb8000000 0x58000000 1 128M 0 1
127320cf350SYoshihiro Shimoda * 4 0x80000000 0x40000000 1 128M 1 1
128320cf350SYoshihiro Shimoda * 5 0x88000000 0x48000000 1 128M 1 1
129320cf350SYoshihiro Shimoda * 6 0x90000000 0x50000000 1 128M 1 1
130320cf350SYoshihiro Shimoda * 7 0x98000000 0x58000000 1 128M 1 1
131320cf350SYoshihiro Shimoda */
set_pmb_on_board_init(void)132320cf350SYoshihiro Shimoda static void set_pmb_on_board_init(void)
133320cf350SYoshihiro Shimoda {
134320cf350SYoshihiro Shimoda struct mmu_regs *mmu = MMU_BASE;
135320cf350SYoshihiro Shimoda
136320cf350SYoshihiro Shimoda /* clear ITLB */
137320cf350SYoshihiro Shimoda writel(0x00000004, &mmu->mmucr);
138320cf350SYoshihiro Shimoda
139320cf350SYoshihiro Shimoda /* delete PMB for SPIBOOT */
140320cf350SYoshihiro Shimoda writel(0, PMB_ADDR_BASE(0));
141320cf350SYoshihiro Shimoda writel(0, PMB_DATA_BASE(0));
142320cf350SYoshihiro Shimoda
143320cf350SYoshihiro Shimoda /* add PMB for SDRAM(0x40000000 - 0x47ffffff) */
144320cf350SYoshihiro Shimoda /* ppn ub v s1 s0 c wt */
145320cf350SYoshihiro Shimoda writel(mk_pmb_addr_val(0xa0), PMB_ADDR_BASE(0));
146320cf350SYoshihiro Shimoda writel(mk_pmb_data_val(0x40, 1, 1, 1, 0, 0, 1), PMB_DATA_BASE(0));
147320cf350SYoshihiro Shimoda writel(mk_pmb_addr_val(0xb0), PMB_ADDR_BASE(2));
148320cf350SYoshihiro Shimoda writel(mk_pmb_data_val(0x50, 1, 1, 1, 0, 0, 1), PMB_DATA_BASE(2));
149320cf350SYoshihiro Shimoda writel(mk_pmb_addr_val(0xb8), PMB_ADDR_BASE(3));
150320cf350SYoshihiro Shimoda writel(mk_pmb_data_val(0x58, 1, 1, 1, 0, 0, 1), PMB_DATA_BASE(3));
151320cf350SYoshihiro Shimoda writel(mk_pmb_addr_val(0x80), PMB_ADDR_BASE(4));
152320cf350SYoshihiro Shimoda writel(mk_pmb_data_val(0x40, 0, 1, 1, 0, 1, 1), PMB_DATA_BASE(4));
153320cf350SYoshihiro Shimoda writel(mk_pmb_addr_val(0x90), PMB_ADDR_BASE(6));
154320cf350SYoshihiro Shimoda writel(mk_pmb_data_val(0x50, 0, 1, 1, 0, 1, 1), PMB_DATA_BASE(6));
155320cf350SYoshihiro Shimoda writel(mk_pmb_addr_val(0x98), PMB_ADDR_BASE(7));
156320cf350SYoshihiro Shimoda writel(mk_pmb_data_val(0x58, 0, 1, 1, 0, 1, 1), PMB_DATA_BASE(7));
157320cf350SYoshihiro Shimoda }
158b3ce9081SBin Meng #endif
159320cf350SYoshihiro Shimoda
board_init(void)160320cf350SYoshihiro Shimoda int board_init(void)
161320cf350SYoshihiro Shimoda {
162320cf350SYoshihiro Shimoda struct gether_control_regs *gether = GETHER_CONTROL_BASE;
163320cf350SYoshihiro Shimoda
164320cf350SYoshihiro Shimoda init_gpio();
165b3ce9081SBin Meng #if defined(CONFIG_SH_32BIT)
166320cf350SYoshihiro Shimoda set_pmb_on_board_init();
167b3ce9081SBin Meng #endif
168320cf350SYoshihiro Shimoda
169320cf350SYoshihiro Shimoda /* Sets TXnDLY to B'010 */
170320cf350SYoshihiro Shimoda writel(0x00000202, &gether->gbecont);
171320cf350SYoshihiro Shimoda
172320cf350SYoshihiro Shimoda init_usb_phy();
173320cf350SYoshihiro Shimoda init_gether_mdio();
174320cf350SYoshihiro Shimoda
175320cf350SYoshihiro Shimoda return 0;
176320cf350SYoshihiro Shimoda }
177320cf350SYoshihiro Shimoda
board_mmc_init(bd_t * bis)178320cf350SYoshihiro Shimoda int board_mmc_init(bd_t *bis)
179320cf350SYoshihiro Shimoda {
180320cf350SYoshihiro Shimoda struct gpio_regs *gpio = GPIO_BASE;
181320cf350SYoshihiro Shimoda
182320cf350SYoshihiro Shimoda writew(readw(&gpio->pgcr) | 0x0040, &gpio->pgcr);
183320cf350SYoshihiro Shimoda writeb(readb(&gpio->pgdr) & ~0x08, &gpio->pgdr); /* Reset */
184320cf350SYoshihiro Shimoda udelay(1);
185320cf350SYoshihiro Shimoda writeb(readb(&gpio->pgdr) | 0x08, &gpio->pgdr); /* Release reset */
186320cf350SYoshihiro Shimoda udelay(200);
187320cf350SYoshihiro Shimoda
188320cf350SYoshihiro Shimoda return mmcif_mmc_init();
189320cf350SYoshihiro Shimoda }
190320cf350SYoshihiro Shimoda
get_sh_eth_mac_raw(unsigned char * buf,int size)191320cf350SYoshihiro Shimoda static int get_sh_eth_mac_raw(unsigned char *buf, int size)
192320cf350SYoshihiro Shimoda {
193320cf350SYoshihiro Shimoda struct spi_flash *spi;
194320cf350SYoshihiro Shimoda int ret;
195320cf350SYoshihiro Shimoda
196320cf350SYoshihiro Shimoda spi = spi_flash_probe(0, 0, 1000000, SPI_MODE_3);
197320cf350SYoshihiro Shimoda if (spi == NULL) {
198320cf350SYoshihiro Shimoda printf("%s: spi_flash probe failed.\n", __func__);
199320cf350SYoshihiro Shimoda return 1;
200320cf350SYoshihiro Shimoda }
201320cf350SYoshihiro Shimoda
202320cf350SYoshihiro Shimoda ret = spi_flash_read(spi, SH7753EVB_ETHERNET_MAC_BASE, size, buf);
203320cf350SYoshihiro Shimoda if (ret) {
204320cf350SYoshihiro Shimoda printf("%s: spi_flash read failed.\n", __func__);
205320cf350SYoshihiro Shimoda spi_flash_free(spi);
206320cf350SYoshihiro Shimoda return 1;
207320cf350SYoshihiro Shimoda }
208320cf350SYoshihiro Shimoda spi_flash_free(spi);
209320cf350SYoshihiro Shimoda
210320cf350SYoshihiro Shimoda return 0;
211320cf350SYoshihiro Shimoda }
212320cf350SYoshihiro Shimoda
get_sh_eth_mac(int channel,char * mac_string,unsigned char * buf)213320cf350SYoshihiro Shimoda static int get_sh_eth_mac(int channel, char *mac_string, unsigned char *buf)
214320cf350SYoshihiro Shimoda {
215320cf350SYoshihiro Shimoda memcpy(mac_string, &buf[channel * (SH7753EVB_ETHERNET_MAC_SIZE + 1)],
216320cf350SYoshihiro Shimoda SH7753EVB_ETHERNET_MAC_SIZE);
217320cf350SYoshihiro Shimoda mac_string[SH7753EVB_ETHERNET_MAC_SIZE] = 0x00; /* terminate */
218320cf350SYoshihiro Shimoda
219320cf350SYoshihiro Shimoda return 0;
220320cf350SYoshihiro Shimoda }
221320cf350SYoshihiro Shimoda
init_ethernet_mac(void)222320cf350SYoshihiro Shimoda static void init_ethernet_mac(void)
223320cf350SYoshihiro Shimoda {
224320cf350SYoshihiro Shimoda char mac_string[64];
225320cf350SYoshihiro Shimoda char env_string[64];
226320cf350SYoshihiro Shimoda int i;
227320cf350SYoshihiro Shimoda unsigned char *buf;
228320cf350SYoshihiro Shimoda
229320cf350SYoshihiro Shimoda buf = malloc(256);
230320cf350SYoshihiro Shimoda if (!buf) {
231320cf350SYoshihiro Shimoda printf("%s: malloc failed.\n", __func__);
232320cf350SYoshihiro Shimoda return;
233320cf350SYoshihiro Shimoda }
234320cf350SYoshihiro Shimoda get_sh_eth_mac_raw(buf, 256);
235320cf350SYoshihiro Shimoda
236320cf350SYoshihiro Shimoda /* Gigabit Ethernet */
237320cf350SYoshihiro Shimoda for (i = 0; i < SH7753EVB_ETHERNET_NUM_CH; i++) {
238320cf350SYoshihiro Shimoda get_sh_eth_mac(i, mac_string, buf);
239320cf350SYoshihiro Shimoda if (i == 0)
240*382bee57SSimon Glass env_set("ethaddr", mac_string);
241320cf350SYoshihiro Shimoda else {
242320cf350SYoshihiro Shimoda sprintf(env_string, "eth%daddr", i);
243*382bee57SSimon Glass env_set(env_string, mac_string);
244320cf350SYoshihiro Shimoda }
245320cf350SYoshihiro Shimoda set_mac_to_sh_giga_eth_register(i, mac_string);
246320cf350SYoshihiro Shimoda }
247320cf350SYoshihiro Shimoda
248320cf350SYoshihiro Shimoda free(buf);
249320cf350SYoshihiro Shimoda }
250320cf350SYoshihiro Shimoda
board_late_init(void)251320cf350SYoshihiro Shimoda int board_late_init(void)
252320cf350SYoshihiro Shimoda {
253320cf350SYoshihiro Shimoda init_ethernet_mac();
254320cf350SYoshihiro Shimoda
255320cf350SYoshihiro Shimoda return 0;
256320cf350SYoshihiro Shimoda }
257320cf350SYoshihiro Shimoda
do_write_mac(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])258320cf350SYoshihiro Shimoda int do_write_mac(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
259320cf350SYoshihiro Shimoda {
260320cf350SYoshihiro Shimoda int i, ret;
261320cf350SYoshihiro Shimoda char mac_string[256];
262320cf350SYoshihiro Shimoda struct spi_flash *spi;
263320cf350SYoshihiro Shimoda unsigned char *buf;
264320cf350SYoshihiro Shimoda
265320cf350SYoshihiro Shimoda if (argc != 3) {
266320cf350SYoshihiro Shimoda buf = malloc(256);
267320cf350SYoshihiro Shimoda if (!buf) {
268320cf350SYoshihiro Shimoda printf("%s: malloc failed.\n", __func__);
269320cf350SYoshihiro Shimoda return 1;
270320cf350SYoshihiro Shimoda }
271320cf350SYoshihiro Shimoda
272320cf350SYoshihiro Shimoda get_sh_eth_mac_raw(buf, 256);
273320cf350SYoshihiro Shimoda
274320cf350SYoshihiro Shimoda /* print current MAC address */
275320cf350SYoshihiro Shimoda for (i = 0; i < SH7753EVB_ETHERNET_NUM_CH; i++) {
276320cf350SYoshihiro Shimoda get_sh_eth_mac(i, mac_string, buf);
277320cf350SYoshihiro Shimoda printf("GETHERC ch%d = %s\n", i, mac_string);
278320cf350SYoshihiro Shimoda }
279320cf350SYoshihiro Shimoda free(buf);
280320cf350SYoshihiro Shimoda return 0;
281320cf350SYoshihiro Shimoda }
282320cf350SYoshihiro Shimoda
283320cf350SYoshihiro Shimoda /* new setting */
284320cf350SYoshihiro Shimoda memset(mac_string, 0xff, sizeof(mac_string));
285320cf350SYoshihiro Shimoda sprintf(mac_string, "%s\t%s",
286320cf350SYoshihiro Shimoda argv[1], argv[2]);
287320cf350SYoshihiro Shimoda
288320cf350SYoshihiro Shimoda /* write MAC data to SPI rom */
289320cf350SYoshihiro Shimoda spi = spi_flash_probe(0, 0, 1000000, SPI_MODE_3);
290320cf350SYoshihiro Shimoda if (!spi) {
291320cf350SYoshihiro Shimoda printf("%s: spi_flash probe failed.\n", __func__);
292320cf350SYoshihiro Shimoda return 1;
293320cf350SYoshihiro Shimoda }
294320cf350SYoshihiro Shimoda
295320cf350SYoshihiro Shimoda ret = spi_flash_erase(spi, SH7753EVB_ETHERNET_MAC_BASE_SPI,
296320cf350SYoshihiro Shimoda SH7753EVB_SPI_SECTOR_SIZE);
297320cf350SYoshihiro Shimoda if (ret) {
298320cf350SYoshihiro Shimoda printf("%s: spi_flash erase failed.\n", __func__);
299320cf350SYoshihiro Shimoda return 1;
300320cf350SYoshihiro Shimoda }
301320cf350SYoshihiro Shimoda
302320cf350SYoshihiro Shimoda ret = spi_flash_write(spi, SH7753EVB_ETHERNET_MAC_BASE_SPI,
303320cf350SYoshihiro Shimoda sizeof(mac_string), mac_string);
304320cf350SYoshihiro Shimoda if (ret) {
305320cf350SYoshihiro Shimoda printf("%s: spi_flash write failed.\n", __func__);
306320cf350SYoshihiro Shimoda spi_flash_free(spi);
307320cf350SYoshihiro Shimoda return 1;
308320cf350SYoshihiro Shimoda }
309320cf350SYoshihiro Shimoda spi_flash_free(spi);
310320cf350SYoshihiro Shimoda
311320cf350SYoshihiro Shimoda puts("The writing of the MAC address to SPI ROM was completed.\n");
312320cf350SYoshihiro Shimoda
313320cf350SYoshihiro Shimoda return 0;
314320cf350SYoshihiro Shimoda }
315320cf350SYoshihiro Shimoda
316320cf350SYoshihiro Shimoda U_BOOT_CMD(
317320cf350SYoshihiro Shimoda write_mac, 3, 1, do_write_mac,
318320cf350SYoshihiro Shimoda "write MAC address for GETHERC",
319320cf350SYoshihiro Shimoda "[GETHERC ch0] [GETHERC ch1]\n"
320320cf350SYoshihiro Shimoda );
321