160c0467aSVladimir Barinov /*
260c0467aSVladimir Barinov * board/renesas/porter/porter.c
360c0467aSVladimir Barinov *
460c0467aSVladimir Barinov * Copyright (C) 2015 Renesas Electronics Corporation
560c0467aSVladimir Barinov * Copyright (C) 2015 Cogent Embedded, Inc.
660c0467aSVladimir Barinov *
760c0467aSVladimir Barinov * SPDX-License-Identifier: GPL-2.0
860c0467aSVladimir Barinov */
960c0467aSVladimir Barinov
1060c0467aSVladimir Barinov #include <common.h>
1160c0467aSVladimir Barinov #include <malloc.h>
1260c0467aSVladimir Barinov #include <dm.h>
1360c0467aSVladimir Barinov #include <dm/platform_data/serial_sh.h>
1460c0467aSVladimir Barinov #include <asm/processor.h>
1560c0467aSVladimir Barinov #include <asm/mach-types.h>
1660c0467aSVladimir Barinov #include <asm/io.h>
171221ce45SMasahiro Yamada #include <linux/errno.h>
1860c0467aSVladimir Barinov #include <asm/arch/sys_proto.h>
1960c0467aSVladimir Barinov #include <asm/gpio.h>
2060c0467aSVladimir Barinov #include <asm/arch/rmobile.h>
2160c0467aSVladimir Barinov #include <asm/arch/rcar-mstp.h>
2260c0467aSVladimir Barinov #include <asm/arch/sh_sdhi.h>
2360c0467aSVladimir Barinov #include <netdev.h>
2460c0467aSVladimir Barinov #include <miiphy.h>
2560c0467aSVladimir Barinov #include <i2c.h>
2660c0467aSVladimir Barinov #include <div64.h>
2760c0467aSVladimir Barinov #include "qos.h"
2860c0467aSVladimir Barinov
2960c0467aSVladimir Barinov DECLARE_GLOBAL_DATA_PTR;
3060c0467aSVladimir Barinov
3160c0467aSVladimir Barinov #define CLK2MHZ(clk) (clk / 1000 / 1000)
s_init(void)3260c0467aSVladimir Barinov void s_init(void)
3360c0467aSVladimir Barinov {
3460c0467aSVladimir Barinov struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
3560c0467aSVladimir Barinov struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
3660c0467aSVladimir Barinov u32 stc;
3760c0467aSVladimir Barinov
3860c0467aSVladimir Barinov /* Watchdog init */
3960c0467aSVladimir Barinov writel(0xA5A5A500, &rwdt->rwtcsra);
4060c0467aSVladimir Barinov writel(0xA5A5A500, &swdt->swtcsra);
4160c0467aSVladimir Barinov
4260c0467aSVladimir Barinov /* CPU frequency setting. Set to 1.5GHz */
4360c0467aSVladimir Barinov stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
4460c0467aSVladimir Barinov clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
4560c0467aSVladimir Barinov
4660c0467aSVladimir Barinov /* QoS */
4760c0467aSVladimir Barinov qos_init();
4860c0467aSVladimir Barinov }
4960c0467aSVladimir Barinov
5060c0467aSVladimir Barinov #define TMU0_MSTP125 (1 << 25)
5160c0467aSVladimir Barinov #define SDHI0_MSTP314 (1 << 14)
5260c0467aSVladimir Barinov #define SDHI2_MSTP311 (1 << 11)
5360c0467aSVladimir Barinov #define SCIF0_MSTP721 (1 << 21)
5460c0467aSVladimir Barinov #define ETHER_MSTP813 (1 << 13)
5560c0467aSVladimir Barinov
5660c0467aSVladimir Barinov #define SD2CKCR 0xE615026C
5760c0467aSVladimir Barinov #define SD_97500KHZ 0x7
5860c0467aSVladimir Barinov
board_early_init_f(void)5960c0467aSVladimir Barinov int board_early_init_f(void)
6060c0467aSVladimir Barinov {
6160c0467aSVladimir Barinov mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
6260c0467aSVladimir Barinov
6360c0467aSVladimir Barinov /* SCIF0 */
6460c0467aSVladimir Barinov mstp_clrbits_le32(MSTPSR7, SMSTPCR7, SCIF0_MSTP721);
6560c0467aSVladimir Barinov
6660c0467aSVladimir Barinov /* ETHER */
6760c0467aSVladimir Barinov mstp_clrbits_le32(MSTPSR8, SMSTPCR8, ETHER_MSTP813);
6860c0467aSVladimir Barinov
6960c0467aSVladimir Barinov /* SDHI */
7060c0467aSVladimir Barinov mstp_clrbits_le32(MSTPSR3, SMSTPCR3, SDHI0_MSTP314 | SDHI2_MSTP311);
7160c0467aSVladimir Barinov
7260c0467aSVladimir Barinov /*
7360c0467aSVladimir Barinov * SD0 clock is set to 97.5MHz by default.
7460c0467aSVladimir Barinov * Set SD2 to the 97.5MHz as well.
7560c0467aSVladimir Barinov */
7660c0467aSVladimir Barinov writel(SD_97500KHZ, SD2CKCR);
7760c0467aSVladimir Barinov
7860c0467aSVladimir Barinov return 0;
7960c0467aSVladimir Barinov }
8060c0467aSVladimir Barinov
8160c0467aSVladimir Barinov /* LSI pin pull-up control */
8260c0467aSVladimir Barinov #define PUPR5 0xe6060114
8360c0467aSVladimir Barinov #define PUPR5_ETH 0x3FFC0000
8460c0467aSVladimir Barinov #define PUPR5_ETH_MAGIC (1 << 27)
board_init(void)8560c0467aSVladimir Barinov int board_init(void)
8660c0467aSVladimir Barinov {
8760c0467aSVladimir Barinov /* adress of boot parameters */
8860c0467aSVladimir Barinov gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
8960c0467aSVladimir Barinov
9060c0467aSVladimir Barinov /* Init PFC controller */
9160c0467aSVladimir Barinov r8a7791_pinmux_init();
9260c0467aSVladimir Barinov
9360c0467aSVladimir Barinov /* Ether Enable */
9460c0467aSVladimir Barinov gpio_request(GPIO_FN_ETH_CRS_DV, NULL);
9560c0467aSVladimir Barinov gpio_request(GPIO_FN_ETH_RX_ER, NULL);
9660c0467aSVladimir Barinov gpio_request(GPIO_FN_ETH_RXD0, NULL);
9760c0467aSVladimir Barinov gpio_request(GPIO_FN_ETH_RXD1, NULL);
9860c0467aSVladimir Barinov gpio_request(GPIO_FN_ETH_LINK, NULL);
9960c0467aSVladimir Barinov gpio_request(GPIO_FN_ETH_REFCLK, NULL);
10060c0467aSVladimir Barinov gpio_request(GPIO_FN_ETH_MDIO, NULL);
10160c0467aSVladimir Barinov gpio_request(GPIO_FN_ETH_TXD1, NULL);
10260c0467aSVladimir Barinov gpio_request(GPIO_FN_ETH_TX_EN, NULL);
10360c0467aSVladimir Barinov gpio_request(GPIO_FN_ETH_TXD0, NULL);
10460c0467aSVladimir Barinov gpio_request(GPIO_FN_ETH_MDC, NULL);
10560c0467aSVladimir Barinov gpio_request(GPIO_FN_IRQ0, NULL);
10660c0467aSVladimir Barinov
10760c0467aSVladimir Barinov mstp_clrbits_le32(PUPR5, PUPR5, PUPR5_ETH & ~PUPR5_ETH_MAGIC);
10860c0467aSVladimir Barinov gpio_request(GPIO_GP_5_22, NULL); /* PHY_RST */
10960c0467aSVladimir Barinov mstp_clrbits_le32(PUPR5, PUPR5, PUPR5_ETH_MAGIC);
11060c0467aSVladimir Barinov
11160c0467aSVladimir Barinov gpio_direction_output(GPIO_GP_5_22, 0);
11260c0467aSVladimir Barinov mdelay(20);
11360c0467aSVladimir Barinov gpio_set_value(GPIO_GP_5_22, 1);
11460c0467aSVladimir Barinov udelay(1);
11560c0467aSVladimir Barinov
11660c0467aSVladimir Barinov return 0;
11760c0467aSVladimir Barinov }
11860c0467aSVladimir Barinov
11960c0467aSVladimir Barinov #define CXR24 0xEE7003C0 /* MAC address high register */
12060c0467aSVladimir Barinov #define CXR25 0xEE7003C8 /* MAC address low register */
board_eth_init(bd_t * bis)12160c0467aSVladimir Barinov int board_eth_init(bd_t *bis)
12260c0467aSVladimir Barinov {
12360c0467aSVladimir Barinov #ifdef CONFIG_SH_ETHER
12460c0467aSVladimir Barinov int ret = -ENODEV;
12560c0467aSVladimir Barinov u32 val;
12660c0467aSVladimir Barinov unsigned char enetaddr[6];
12760c0467aSVladimir Barinov
12860c0467aSVladimir Barinov ret = sh_eth_initialize(bis);
129*35affd7aSSimon Glass if (!eth_env_get_enetaddr("ethaddr", enetaddr))
13060c0467aSVladimir Barinov return ret;
13160c0467aSVladimir Barinov
13260c0467aSVladimir Barinov /* Set Mac address */
13360c0467aSVladimir Barinov val = enetaddr[0] << 24 | enetaddr[1] << 16 |
13460c0467aSVladimir Barinov enetaddr[2] << 8 | enetaddr[3];
13560c0467aSVladimir Barinov writel(val, CXR24);
13660c0467aSVladimir Barinov
13760c0467aSVladimir Barinov val = enetaddr[4] << 8 | enetaddr[5];
13860c0467aSVladimir Barinov writel(val, CXR25);
13960c0467aSVladimir Barinov
14060c0467aSVladimir Barinov return ret;
14160c0467aSVladimir Barinov #else
14260c0467aSVladimir Barinov return 0;
14360c0467aSVladimir Barinov #endif
14460c0467aSVladimir Barinov }
14560c0467aSVladimir Barinov
board_mmc_init(bd_t * bis)14660c0467aSVladimir Barinov int board_mmc_init(bd_t *bis)
14760c0467aSVladimir Barinov {
14860c0467aSVladimir Barinov int ret = -ENODEV;
14960c0467aSVladimir Barinov
15060c0467aSVladimir Barinov #ifdef CONFIG_SH_SDHI
15160c0467aSVladimir Barinov gpio_request(GPIO_FN_SD0_DATA0, NULL);
15260c0467aSVladimir Barinov gpio_request(GPIO_FN_SD0_DATA1, NULL);
15360c0467aSVladimir Barinov gpio_request(GPIO_FN_SD0_DATA2, NULL);
15460c0467aSVladimir Barinov gpio_request(GPIO_FN_SD0_DATA3, NULL);
15560c0467aSVladimir Barinov gpio_request(GPIO_FN_SD0_CLK, NULL);
15660c0467aSVladimir Barinov gpio_request(GPIO_FN_SD0_CMD, NULL);
15760c0467aSVladimir Barinov gpio_request(GPIO_FN_SD0_CD, NULL);
15860c0467aSVladimir Barinov gpio_request(GPIO_FN_SD2_DATA0, NULL);
15960c0467aSVladimir Barinov gpio_request(GPIO_FN_SD2_DATA1, NULL);
16060c0467aSVladimir Barinov gpio_request(GPIO_FN_SD2_DATA2, NULL);
16160c0467aSVladimir Barinov gpio_request(GPIO_FN_SD2_DATA3, NULL);
16260c0467aSVladimir Barinov gpio_request(GPIO_FN_SD2_CLK, NULL);
16360c0467aSVladimir Barinov gpio_request(GPIO_FN_SD2_CMD, NULL);
16460c0467aSVladimir Barinov gpio_request(GPIO_FN_SD2_CD, NULL);
16560c0467aSVladimir Barinov
16660c0467aSVladimir Barinov /* SDHI 0 */
16760c0467aSVladimir Barinov gpio_request(GPIO_GP_2_12, NULL);
16860c0467aSVladimir Barinov gpio_direction_output(GPIO_GP_2_12, 1); /* 1: 3.3V, 0: 1.8V */
16960c0467aSVladimir Barinov
17060c0467aSVladimir Barinov ret = sh_sdhi_init(CONFIG_SYS_SH_SDHI0_BASE, 0,
17160c0467aSVladimir Barinov SH_SDHI_QUIRK_16BIT_BUF);
17260c0467aSVladimir Barinov if (ret)
17360c0467aSVladimir Barinov return ret;
17460c0467aSVladimir Barinov
17560c0467aSVladimir Barinov /* SDHI 2 */
17660c0467aSVladimir Barinov gpio_request(GPIO_GP_2_26, NULL);
17760c0467aSVladimir Barinov gpio_direction_output(GPIO_GP_2_26, 1); /* 1: 3.3V, 0: 1.8V */
17860c0467aSVladimir Barinov
17960c0467aSVladimir Barinov ret = sh_sdhi_init(CONFIG_SYS_SH_SDHI2_BASE, 2, 0);
18060c0467aSVladimir Barinov #endif
18160c0467aSVladimir Barinov return ret;
18260c0467aSVladimir Barinov }
18360c0467aSVladimir Barinov
dram_init(void)18460c0467aSVladimir Barinov int dram_init(void)
18560c0467aSVladimir Barinov {
18660c0467aSVladimir Barinov gd->ram_size = CONFIG_SYS_SDRAM_SIZE;
18760c0467aSVladimir Barinov
18860c0467aSVladimir Barinov return 0;
18960c0467aSVladimir Barinov }
19060c0467aSVladimir Barinov
19160c0467aSVladimir Barinov /* porter has KSZ8041RNLI */
19260c0467aSVladimir Barinov #define PHY_CONTROL1 0x1E
19360c0467aSVladimir Barinov #define PHY_LED_MODE 0xC0000
19460c0467aSVladimir Barinov #define PHY_LED_MODE_ACK 0x4000
board_phy_config(struct phy_device * phydev)19560c0467aSVladimir Barinov int board_phy_config(struct phy_device *phydev)
19660c0467aSVladimir Barinov {
19760c0467aSVladimir Barinov int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
19860c0467aSVladimir Barinov ret &= ~PHY_LED_MODE;
19960c0467aSVladimir Barinov ret |= PHY_LED_MODE_ACK;
20060c0467aSVladimir Barinov ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
20160c0467aSVladimir Barinov
20260c0467aSVladimir Barinov return 0;
20360c0467aSVladimir Barinov }
20460c0467aSVladimir Barinov
20560c0467aSVladimir Barinov const struct rmobile_sysinfo sysinfo = {
2061cc95f6eSNobuhiro Iwamatsu CONFIG_ARCH_RMOBILE_BOARD_STRING
20760c0467aSVladimir Barinov };
20860c0467aSVladimir Barinov
reset_cpu(ulong addr)20960c0467aSVladimir Barinov void reset_cpu(ulong addr)
21060c0467aSVladimir Barinov {
21160c0467aSVladimir Barinov u8 val;
21260c0467aSVladimir Barinov
21360c0467aSVladimir Barinov i2c_set_bus_num(2); /* PowerIC connected to ch2 */
21460c0467aSVladimir Barinov i2c_read(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1);
21560c0467aSVladimir Barinov val |= 0x02;
21660c0467aSVladimir Barinov i2c_write(CONFIG_SYS_I2C_POWERIC_ADDR, 0x13, 1, &val, 1);
21760c0467aSVladimir Barinov }
21860c0467aSVladimir Barinov
21960c0467aSVladimir Barinov static const struct sh_serial_platdata serial_platdata = {
22060c0467aSVladimir Barinov .base = SCIF0_BASE,
22160c0467aSVladimir Barinov .type = PORT_SCIF,
22260c0467aSVladimir Barinov .clk = CONFIG_P_CLK_FREQ,
22360c0467aSVladimir Barinov };
22460c0467aSVladimir Barinov
22560c0467aSVladimir Barinov U_BOOT_DEVICE(porter_serials) = {
22660c0467aSVladimir Barinov .name = "serial_sh",
22760c0467aSVladimir Barinov .platdata = &serial_platdata,
22860c0467aSVladimir Barinov };
229