xref: /rk3399_rockchip-uboot/board/phytec/pfla02/pfla02.c (revision 0e00a84cdedf7a1949486746225b35984b351eca)
183605d37SStefano Babic /*
283605d37SStefano Babic  * Copyright (C) 2017 Stefano Babic <sbabic@denx.de>
383605d37SStefano Babic  *
483605d37SStefano Babic  * SPDX-License-Identifier:	GPL-2.0+
583605d37SStefano Babic  */
683605d37SStefano Babic 
783605d37SStefano Babic #include <common.h>
883605d37SStefano Babic #include <asm/io.h>
983605d37SStefano Babic #include <asm/arch/clock.h>
1083605d37SStefano Babic #include <asm/arch/imx-regs.h>
1183605d37SStefano Babic #include <asm/arch/iomux.h>
1283605d37SStefano Babic #include <asm/arch/crm_regs.h>
1383605d37SStefano Babic #include <asm/arch/iomux.h>
1483605d37SStefano Babic #include <asm/arch/mx6-pins.h>
1583605d37SStefano Babic #include <asm/mach-imx/iomux-v3.h>
1683605d37SStefano Babic #include <asm/mach-imx/boot_mode.h>
1783605d37SStefano Babic #include <asm/mach-imx/mxc_i2c.h>
1883605d37SStefano Babic #include <asm/mach-imx/spi.h>
1983605d37SStefano Babic #include <linux/errno.h>
2083605d37SStefano Babic #include <asm/gpio.h>
2183605d37SStefano Babic #include <mmc.h>
2283605d37SStefano Babic #include <i2c.h>
2383605d37SStefano Babic #include <fsl_esdhc.h>
2483605d37SStefano Babic #include <nand.h>
2583605d37SStefano Babic #include <miiphy.h>
2683605d37SStefano Babic #include <netdev.h>
2783605d37SStefano Babic #include <asm/arch/sys_proto.h>
2883605d37SStefano Babic #include <asm/sections.h>
2983605d37SStefano Babic 
3083605d37SStefano Babic DECLARE_GLOBAL_DATA_PTR;
3183605d37SStefano Babic 
3283605d37SStefano Babic #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
3383605d37SStefano Babic 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
3483605d37SStefano Babic 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
3583605d37SStefano Babic 
3683605d37SStefano Babic #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
3783605d37SStefano Babic 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
3883605d37SStefano Babic 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
3983605d37SStefano Babic 
4083605d37SStefano Babic #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
4183605d37SStefano Babic 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
4283605d37SStefano Babic 
4383605d37SStefano Babic #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
4483605d37SStefano Babic 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
4583605d37SStefano Babic 
4683605d37SStefano Babic #define I2C_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
4783605d37SStefano Babic 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
4883605d37SStefano Babic 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
4983605d37SStefano Babic 
5083605d37SStefano Babic #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
5183605d37SStefano Babic 
5283605d37SStefano Babic #define ASRC_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_PUS_100K_UP  |	\
5383605d37SStefano Babic 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
5483605d37SStefano Babic 
5583605d37SStefano Babic #define NAND_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
5683605d37SStefano Babic 	       PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
5783605d37SStefano Babic 
5883605d37SStefano Babic #define ENET_PHY_RESET_GPIO IMX_GPIO_NR(1, 14)
5983605d37SStefano Babic #define USDHC2_CD_GPIO	IMX_GPIO_NR(1, 4)
6083605d37SStefano Babic #define GREEN_LED	IMX_GPIO_NR(2, 31)
6183605d37SStefano Babic #define RED_LED		IMX_GPIO_NR(1, 30)
6283605d37SStefano Babic #define IMX6Q_DRIVE_STRENGTH	0x30
6383605d37SStefano Babic 
dram_init(void)6483605d37SStefano Babic int dram_init(void)
6583605d37SStefano Babic {
6683605d37SStefano Babic 	gd->ram_size = imx_ddr_size();
6783605d37SStefano Babic 	return 0;
6883605d37SStefano Babic }
6983605d37SStefano Babic 
7083605d37SStefano Babic static iomux_v3_cfg_t const uart4_pads[] = {
7183605d37SStefano Babic 	IOMUX_PADS(PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
7283605d37SStefano Babic 	IOMUX_PADS(PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL)),
7383605d37SStefano Babic };
7483605d37SStefano Babic 
7583605d37SStefano Babic static iomux_v3_cfg_t const enet_pads[] = {
7683605d37SStefano Babic 	IOMUX_PADS(PAD_ENET_MDIO__ENET_MDIO	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
7783605d37SStefano Babic 	IOMUX_PADS(PAD_ENET_MDC__ENET_MDC	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
7883605d37SStefano Babic 	IOMUX_PADS(PAD_RGMII_TXC__RGMII_TXC	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
7983605d37SStefano Babic 	IOMUX_PADS(PAD_RGMII_TD0__RGMII_TD0	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
8083605d37SStefano Babic 	IOMUX_PADS(PAD_RGMII_TD1__RGMII_TD1	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
8183605d37SStefano Babic 	IOMUX_PADS(PAD_RGMII_TD2__RGMII_TD2	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
8283605d37SStefano Babic 	IOMUX_PADS(PAD_RGMII_TD3__RGMII_TD3	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
8383605d37SStefano Babic 	IOMUX_PADS(PAD_RGMII_TX_CTL__RGMII_TX_CTL |
8483605d37SStefano Babic 			MUX_PAD_CTRL(ENET_PAD_CTRL)),
8583605d37SStefano Babic 	IOMUX_PADS(PAD_ENET_REF_CLK__ENET_TX_CLK |
8683605d37SStefano Babic 			MUX_PAD_CTRL(ENET_PAD_CTRL)),
8783605d37SStefano Babic 	IOMUX_PADS(PAD_RGMII_RXC__RGMII_RXC	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
8883605d37SStefano Babic 	IOMUX_PADS(PAD_RGMII_RD0__RGMII_RD0	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
8983605d37SStefano Babic 	IOMUX_PADS(PAD_RGMII_RD1__RGMII_RD1	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
9083605d37SStefano Babic 	IOMUX_PADS(PAD_RGMII_RD2__RGMII_RD2	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
9183605d37SStefano Babic 	IOMUX_PADS(PAD_RGMII_RD3__RGMII_RD3	| MUX_PAD_CTRL(ENET_PAD_CTRL)),
9283605d37SStefano Babic 	IOMUX_PADS(PAD_RGMII_RX_CTL__RGMII_RX_CTL |
9383605d37SStefano Babic 			MUX_PAD_CTRL(ENET_PAD_CTRL)),
9483605d37SStefano Babic 	IOMUX_PADS(PAD_SD2_DAT1__GPIO1_IO14	| MUX_PAD_CTRL(NO_PAD_CTRL)),
9583605d37SStefano Babic };
9683605d37SStefano Babic 
9783605d37SStefano Babic static iomux_v3_cfg_t const ecspi3_pads[] = {
9883605d37SStefano Babic 	IOMUX_PADS(PAD_DISP0_DAT0__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL)),
9983605d37SStefano Babic 	IOMUX_PADS(PAD_DISP0_DAT1__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL)),
10083605d37SStefano Babic 	IOMUX_PADS(PAD_DISP0_DAT2__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL)),
10183605d37SStefano Babic 	IOMUX_PADS(PAD_DISP0_DAT3__GPIO4_IO24  | MUX_PAD_CTRL(NO_PAD_CTRL)),
10283605d37SStefano Babic };
10383605d37SStefano Babic 
10483605d37SStefano Babic static iomux_v3_cfg_t const gpios_pads[] = {
10583605d37SStefano Babic 	IOMUX_PADS(PAD_SD4_DAT3__GPIO2_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL)),
10683605d37SStefano Babic 	IOMUX_PADS(PAD_SD4_DAT4__GPIO2_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL)),
10783605d37SStefano Babic 	IOMUX_PADS(PAD_SD4_DAT5__GPIO2_IO13 | MUX_PAD_CTRL(NO_PAD_CTRL)),
10883605d37SStefano Babic 	IOMUX_PADS(PAD_SD4_DAT6__GPIO2_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL)),
10983605d37SStefano Babic 	IOMUX_PADS(PAD_SD4_DAT7__GPIO2_IO15 | MUX_PAD_CTRL(NO_PAD_CTRL)),
11083605d37SStefano Babic 	IOMUX_PADS(PAD_EIM_EB3__GPIO2_IO31 | MUX_PAD_CTRL(NO_PAD_CTRL)),
11183605d37SStefano Babic 	IOMUX_PADS(PAD_ENET_TXD0__GPIO1_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL)),
11283605d37SStefano Babic 	IOMUX_PADS(PAD_SD4_DAT3__GPIO2_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL)),
11383605d37SStefano Babic };
11483605d37SStefano Babic 
11583605d37SStefano Babic #ifdef CONFIG_CMD_NAND
11683605d37SStefano Babic /* NAND */
11783605d37SStefano Babic static iomux_v3_cfg_t const nfc_pads[] = {
11883605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_CLE__NAND_CLE	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
11983605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_ALE__NAND_ALE	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
12083605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_WP_B__NAND_WP_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
12183605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_RB0__NAND_READY_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
12283605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_CS0__NAND_CE0_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
12383605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_CS1__NAND_CE1_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
12483605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_CS2__NAND_CE2_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
12583605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_CS3__NAND_CE3_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
12683605d37SStefano Babic 	IOMUX_PADS(PAD_SD4_CMD__NAND_RE_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
12783605d37SStefano Babic 	IOMUX_PADS(PAD_SD4_CLK__NAND_WE_B	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
12883605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_D0__NAND_DATA00	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
12983605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_D1__NAND_DATA01	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
13083605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_D2__NAND_DATA02	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
13183605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_D3__NAND_DATA03	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
13283605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_D4__NAND_DATA04	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
13383605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_D5__NAND_DATA05	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
13483605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_D6__NAND_DATA06	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
13583605d37SStefano Babic 	IOMUX_PADS(PAD_NANDF_D7__NAND_DATA07	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
13683605d37SStefano Babic 	IOMUX_PADS(PAD_SD4_DAT0__NAND_DQS	| MUX_PAD_CTRL(NAND_PAD_CTRL)),
13783605d37SStefano Babic };
13883605d37SStefano Babic #endif
13983605d37SStefano Babic 
14083605d37SStefano Babic static struct i2c_pads_info i2c_pad_info = {
14183605d37SStefano Babic 	.scl = {
14283605d37SStefano Babic 		.i2c_mode = MX6Q_PAD_EIM_D21__I2C1_SCL | I2C_PAD,
14383605d37SStefano Babic 		.gpio_mode = MX6Q_PAD_EIM_D21__GPIO3_IO21 | I2C_PAD,
14483605d37SStefano Babic 		.gp = IMX_GPIO_NR(3, 21)
14583605d37SStefano Babic 	},
14683605d37SStefano Babic 	.sda = {
14783605d37SStefano Babic 		.i2c_mode = MX6Q_PAD_EIM_D28__I2C1_SDA | I2C_PAD,
14883605d37SStefano Babic 		.gpio_mode = MX6Q_PAD_EIM_D28__GPIO3_IO28 | I2C_PAD,
14983605d37SStefano Babic 		.gp = IMX_GPIO_NR(3, 28)
15083605d37SStefano Babic 	}
15183605d37SStefano Babic };
15283605d37SStefano Babic 
15383605d37SStefano Babic static struct fsl_esdhc_cfg usdhc_cfg[] = {
15483605d37SStefano Babic 	{USDHC3_BASE_ADDR,
15583605d37SStefano Babic 	.max_bus_width = 4},
15683605d37SStefano Babic 	{.esdhc_base = USDHC2_BASE_ADDR,
15783605d37SStefano Babic 	.max_bus_width = 4},
15883605d37SStefano Babic };
15983605d37SStefano Babic 
16083605d37SStefano Babic #if !defined(CONFIG_SPL_BUILD)
16183605d37SStefano Babic static iomux_v3_cfg_t const usdhc2_pads[] = {
16283605d37SStefano Babic 	IOMUX_PADS(PAD_SD2_CLK__SD2_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
16383605d37SStefano Babic 	IOMUX_PADS(PAD_SD2_CMD__SD2_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
16483605d37SStefano Babic 	IOMUX_PADS(PAD_SD2_DAT0__SD2_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
16583605d37SStefano Babic 	IOMUX_PADS(PAD_SD2_DAT1__SD2_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
16683605d37SStefano Babic 	IOMUX_PADS(PAD_SD2_DAT2__SD2_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
16783605d37SStefano Babic 	IOMUX_PADS(PAD_SD2_DAT3__SD2_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
16883605d37SStefano Babic 	IOMUX_PADS(PAD_EIM_BCLK__GPIO6_IO31	| MUX_PAD_CTRL(NO_PAD_CTRL)),
16983605d37SStefano Babic 	IOMUX_PADS(PAD_GPIO_4__GPIO1_IO04	| MUX_PAD_CTRL(NO_PAD_CTRL)),
17083605d37SStefano Babic };
17183605d37SStefano Babic #endif
17283605d37SStefano Babic 
17383605d37SStefano Babic static iomux_v3_cfg_t const usdhc3_pads[] = {
17483605d37SStefano Babic 	IOMUX_PADS(PAD_SD3_CLK__SD3_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
17583605d37SStefano Babic 	IOMUX_PADS(PAD_SD3_CMD__SD3_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
17683605d37SStefano Babic 	IOMUX_PADS(PAD_SD3_DAT0__SD3_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
17783605d37SStefano Babic 	IOMUX_PADS(PAD_SD3_DAT1__SD3_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
17883605d37SStefano Babic 	IOMUX_PADS(PAD_SD3_DAT2__SD3_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
17983605d37SStefano Babic 	IOMUX_PADS(PAD_SD3_DAT3__SD3_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
18083605d37SStefano Babic 	IOMUX_PADS(PAD_SD3_DAT4__SD3_DATA4	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
18183605d37SStefano Babic 	IOMUX_PADS(PAD_SD3_DAT5__SD3_DATA5	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
18283605d37SStefano Babic 	IOMUX_PADS(PAD_SD3_DAT6__SD3_DATA6	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
18383605d37SStefano Babic 	IOMUX_PADS(PAD_SD3_DAT7__SD3_DATA7	| MUX_PAD_CTRL(USDHC_PAD_CTRL)),
18483605d37SStefano Babic };
18583605d37SStefano Babic 
board_mmc_get_env_dev(int devno)18683605d37SStefano Babic int board_mmc_get_env_dev(int devno)
18783605d37SStefano Babic {
18883605d37SStefano Babic 	return devno - 1;
18983605d37SStefano Babic }
19083605d37SStefano Babic 
board_mmc_getcd(struct mmc * mmc)19183605d37SStefano Babic int board_mmc_getcd(struct mmc *mmc)
19283605d37SStefano Babic {
19383605d37SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
19483605d37SStefano Babic 	int ret = 0;
19583605d37SStefano Babic 
19683605d37SStefano Babic 	switch (cfg->esdhc_base) {
19783605d37SStefano Babic 	case USDHC2_BASE_ADDR:
19883605d37SStefano Babic 		ret = !gpio_get_value(USDHC2_CD_GPIO);
19983605d37SStefano Babic 		ret = 1;
20083605d37SStefano Babic 		break;
20183605d37SStefano Babic 	case USDHC3_BASE_ADDR:
20283605d37SStefano Babic 		ret = 1;
20383605d37SStefano Babic 		break;
20483605d37SStefano Babic 	}
20583605d37SStefano Babic 
20683605d37SStefano Babic 	return ret;
20783605d37SStefano Babic }
20883605d37SStefano Babic 
20983605d37SStefano Babic #ifndef CONFIG_SPL_BUILD
board_mmc_init(bd_t * bis)21083605d37SStefano Babic int board_mmc_init(bd_t *bis)
21183605d37SStefano Babic {
21283605d37SStefano Babic 	int ret;
21383605d37SStefano Babic 	int i;
21483605d37SStefano Babic 
21583605d37SStefano Babic 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
21683605d37SStefano Babic 		switch (i) {
21783605d37SStefano Babic 		case 0:
21883605d37SStefano Babic 			SETUP_IOMUX_PADS(usdhc3_pads);
21983605d37SStefano Babic 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
22083605d37SStefano Babic 			break;
22183605d37SStefano Babic 		case 1:
22283605d37SStefano Babic 			SETUP_IOMUX_PADS(usdhc2_pads);
22383605d37SStefano Babic 			gpio_direction_input(USDHC2_CD_GPIO);
22483605d37SStefano Babic 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
22583605d37SStefano Babic 			break;
22683605d37SStefano Babic 		default:
22783605d37SStefano Babic 			printf("Warning: you configured more USDHC controllers"
22883605d37SStefano Babic 			       "(%d) then supported by the board (%d)\n",
22983605d37SStefano Babic 			       i + 1, CONFIG_SYS_FSL_USDHC_NUM);
23083605d37SStefano Babic 			return -EINVAL;
23183605d37SStefano Babic 		}
23283605d37SStefano Babic 
23383605d37SStefano Babic 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
23483605d37SStefano Babic 		if (ret)
23583605d37SStefano Babic 			return ret;
23683605d37SStefano Babic 	}
23783605d37SStefano Babic 
23883605d37SStefano Babic 	return 0;
23983605d37SStefano Babic }
24083605d37SStefano Babic #endif
24183605d37SStefano Babic 
setup_iomux_uart(void)24283605d37SStefano Babic static void setup_iomux_uart(void)
24383605d37SStefano Babic {
24483605d37SStefano Babic 	SETUP_IOMUX_PADS(uart4_pads);
24583605d37SStefano Babic }
24683605d37SStefano Babic 
setup_iomux_enet(void)24783605d37SStefano Babic static void setup_iomux_enet(void)
24883605d37SStefano Babic {
24983605d37SStefano Babic 	SETUP_IOMUX_PADS(enet_pads);
25083605d37SStefano Babic 
25183605d37SStefano Babic 	gpio_direction_output(ENET_PHY_RESET_GPIO, 0);
25283605d37SStefano Babic 	mdelay(10);
25383605d37SStefano Babic 	gpio_set_value(ENET_PHY_RESET_GPIO, 1);
25483605d37SStefano Babic 	mdelay(30);
25583605d37SStefano Babic }
25683605d37SStefano Babic 
setup_spi(void)25783605d37SStefano Babic static void setup_spi(void)
25883605d37SStefano Babic {
25983605d37SStefano Babic 	gpio_request(IMX_GPIO_NR(4, 24), "spi_cs0");
26083605d37SStefano Babic 	gpio_direction_output(IMX_GPIO_NR(4, 24), 1);
26183605d37SStefano Babic 
26283605d37SStefano Babic 	SETUP_IOMUX_PADS(ecspi3_pads);
26383605d37SStefano Babic 
26483605d37SStefano Babic 	enable_spi_clk(true, 2);
26583605d37SStefano Babic }
26683605d37SStefano Babic 
setup_gpios(void)26783605d37SStefano Babic static void setup_gpios(void)
26883605d37SStefano Babic {
26983605d37SStefano Babic 	SETUP_IOMUX_PADS(gpios_pads);
27083605d37SStefano Babic }
27183605d37SStefano Babic 
27283605d37SStefano Babic #ifdef CONFIG_CMD_NAND
setup_gpmi_nand(void)27383605d37SStefano Babic static void setup_gpmi_nand(void)
27483605d37SStefano Babic {
27583605d37SStefano Babic 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
27683605d37SStefano Babic 
27783605d37SStefano Babic 	/* config gpmi nand iomux */
27883605d37SStefano Babic 	SETUP_IOMUX_PADS(nfc_pads);
27983605d37SStefano Babic 
28083605d37SStefano Babic 	/* gate ENFC_CLK_ROOT clock first,before clk source switch */
28183605d37SStefano Babic 	clrbits_le32(&mxc_ccm->CCGR2, MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK);
28283605d37SStefano Babic 
28383605d37SStefano Babic 	/* config gpmi and bch clock to 100 MHz */
28483605d37SStefano Babic 	clrsetbits_le32(&mxc_ccm->cs2cdr,
28583605d37SStefano Babic 			MXC_CCM_CS2CDR_ENFC_CLK_PODF_MASK |
28683605d37SStefano Babic 			MXC_CCM_CS2CDR_ENFC_CLK_PRED_MASK |
28783605d37SStefano Babic 			MXC_CCM_CS2CDR_ENFC_CLK_SEL_MASK,
28883605d37SStefano Babic 			MXC_CCM_CS2CDR_ENFC_CLK_PODF(0) |
28983605d37SStefano Babic 			MXC_CCM_CS2CDR_ENFC_CLK_PRED(3) |
29083605d37SStefano Babic 			MXC_CCM_CS2CDR_ENFC_CLK_SEL(3));
29183605d37SStefano Babic 
29283605d37SStefano Babic 	/* enable ENFC_CLK_ROOT clock */
29383605d37SStefano Babic 	setbits_le32(&mxc_ccm->CCGR2, MXC_CCM_CCGR2_IOMUX_IPT_CLK_IO_MASK);
29483605d37SStefano Babic 
29583605d37SStefano Babic 	/* enable gpmi and bch clock gating */
29683605d37SStefano Babic 	setbits_le32(&mxc_ccm->CCGR4,
29783605d37SStefano Babic 		     MXC_CCM_CCGR4_RAWNAND_U_BCH_INPUT_APB_MASK |
29883605d37SStefano Babic 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_BCH_MASK |
29983605d37SStefano Babic 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_BCH_INPUT_GPMI_IO_MASK |
30083605d37SStefano Babic 		     MXC_CCM_CCGR4_RAWNAND_U_GPMI_INPUT_APB_MASK |
30183605d37SStefano Babic 		     MXC_CCM_CCGR4_PL301_MX6QPER1_BCH_OFFSET);
30283605d37SStefano Babic 
30383605d37SStefano Babic 	/* enable apbh clock gating */
30483605d37SStefano Babic 	setbits_le32(&mxc_ccm->CCGR0, MXC_CCM_CCGR0_APBHDMA_MASK);
30583605d37SStefano Babic }
30683605d37SStefano Babic #endif
30783605d37SStefano Babic 
30883605d37SStefano Babic /*
30983605d37SStefano Babic  * Board revision is coded in 4 GPIOs
31083605d37SStefano Babic  */
get_board_rev(void)31183605d37SStefano Babic u32 get_board_rev(void)
31283605d37SStefano Babic {
31383605d37SStefano Babic 	u32 rev;
31483605d37SStefano Babic 	int i;
31583605d37SStefano Babic 
31683605d37SStefano Babic 	for (i = 0, rev = 0; i < 4; i++)
31783605d37SStefano Babic 		rev |= (gpio_get_value(IMX_GPIO_NR(2, 12 + i)) << i);
31883605d37SStefano Babic 
31983605d37SStefano Babic 	return 16 - rev;
32083605d37SStefano Babic }
32183605d37SStefano Babic 
board_spi_cs_gpio(unsigned bus,unsigned cs)32283605d37SStefano Babic int board_spi_cs_gpio(unsigned bus, unsigned cs)
32383605d37SStefano Babic {
32483605d37SStefano Babic 	if (bus != 2 || (cs != 0))
32583605d37SStefano Babic 		return -EINVAL;
32683605d37SStefano Babic 
32783605d37SStefano Babic 	return IMX_GPIO_NR(4, 24);
32883605d37SStefano Babic }
32983605d37SStefano Babic 
board_eth_init(bd_t * bis)33083605d37SStefano Babic int board_eth_init(bd_t *bis)
33183605d37SStefano Babic {
33283605d37SStefano Babic 	setup_iomux_enet();
33383605d37SStefano Babic 
33483605d37SStefano Babic 	return cpu_eth_init(bis);
33583605d37SStefano Babic }
33683605d37SStefano Babic 
board_early_init_f(void)33783605d37SStefano Babic int board_early_init_f(void)
33883605d37SStefano Babic {
33983605d37SStefano Babic 	setup_iomux_uart();
34083605d37SStefano Babic 
34183605d37SStefano Babic 	return 0;
34283605d37SStefano Babic }
34383605d37SStefano Babic 
board_init(void)34483605d37SStefano Babic int board_init(void)
34583605d37SStefano Babic {
34683605d37SStefano Babic 	/* address of boot parameters */
34783605d37SStefano Babic 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
34883605d37SStefano Babic 
34983605d37SStefano Babic #ifdef CONFIG_SYS_I2C_MXC
35083605d37SStefano Babic 	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info);
35183605d37SStefano Babic #endif
35283605d37SStefano Babic 
35383605d37SStefano Babic #ifdef CONFIG_MXC_SPI
35483605d37SStefano Babic 	setup_spi();
35583605d37SStefano Babic #endif
35683605d37SStefano Babic 
35783605d37SStefano Babic 	setup_gpios();
35883605d37SStefano Babic 
35983605d37SStefano Babic #ifdef CONFIG_CMD_NAND
36083605d37SStefano Babic 	setup_gpmi_nand();
36183605d37SStefano Babic #endif
36283605d37SStefano Babic 	return 0;
36383605d37SStefano Babic }
36483605d37SStefano Babic 
36583605d37SStefano Babic 
36683605d37SStefano Babic #ifdef CONFIG_CMD_BMODE
36783605d37SStefano Babic /*
36883605d37SStefano Babic  * BOOT_CFG1, BOOT_CFG2, BOOT_CFG3, BOOT_CFG4
36983605d37SStefano Babic  * see Table 8-11 and Table 5-9
37083605d37SStefano Babic  *  BOOT_CFG1[7] = 1 (boot from NAND)
37183605d37SStefano Babic  *  BOOT_CFG1[5] = 0 - raw NAND
37283605d37SStefano Babic  *  BOOT_CFG1[4] = 0 - default pad settings
37383605d37SStefano Babic  *  BOOT_CFG1[3:2] = 00 - devices = 1
37483605d37SStefano Babic  *  BOOT_CFG1[1:0] = 00 - Row Address Cycles = 3
37583605d37SStefano Babic  *  BOOT_CFG2[4:3] = 00 - Boot Search Count = 2
37683605d37SStefano Babic  *  BOOT_CFG2[2:1] = 01 - Pages In Block = 64
37783605d37SStefano Babic  *  BOOT_CFG2[0] = 0 - Reset time 12ms
37883605d37SStefano Babic  */
37983605d37SStefano Babic static const struct boot_mode board_boot_modes[] = {
38083605d37SStefano Babic 	/* NAND: 64pages per block, 3 row addr cycles, 2 copies of FCB/DBBT */
38183605d37SStefano Babic 	{"nand", MAKE_CFGVAL(0x80, 0x02, 0x00, 0x00)},
38283605d37SStefano Babic 	{"mmc0",  MAKE_CFGVAL(0x40, 0x20, 0x00, 0x00)},
38383605d37SStefano Babic 	{NULL, 0},
38483605d37SStefano Babic };
38583605d37SStefano Babic #endif
38683605d37SStefano Babic 
board_late_init(void)38783605d37SStefano Babic int board_late_init(void)
38883605d37SStefano Babic {
38983605d37SStefano Babic 	char buf[10];
39083605d37SStefano Babic #ifdef CONFIG_CMD_BMODE
39183605d37SStefano Babic 	add_board_boot_modes(board_boot_modes);
39283605d37SStefano Babic #endif
39383605d37SStefano Babic 
39483605d37SStefano Babic 	snprintf(buf, sizeof(buf), "%d", get_board_rev());
395470135beSTom Rini 	env_set("board_rev", buf);
39683605d37SStefano Babic 
39783605d37SStefano Babic 	return 0;
39883605d37SStefano Babic }
39983605d37SStefano Babic 
40083605d37SStefano Babic #ifdef CONFIG_SPL_BUILD
40183605d37SStefano Babic #include <asm/arch/mx6-ddr.h>
40283605d37SStefano Babic #include <spl.h>
403*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
40483605d37SStefano Babic 
40583605d37SStefano Babic #define MX6_PHYFLEX_ERR006282	IMX_GPIO_NR(2, 11)
phyflex_err006282_workaround(void)40683605d37SStefano Babic static void phyflex_err006282_workaround(void)
40783605d37SStefano Babic {
40883605d37SStefano Babic 	/*
40983605d37SStefano Babic 	 * Boards beginning with 1362.2 have the SD4_DAT3 pin connected
41083605d37SStefano Babic 	 * to the CMIC. If this pin isn't toggled within 10s the boards
41183605d37SStefano Babic 	 * reset. The pin is unconnected on older boards, so we do not
41283605d37SStefano Babic 	 * need a check for older boards before applying this fixup.
41383605d37SStefano Babic 	 */
41483605d37SStefano Babic 
41583605d37SStefano Babic 	gpio_direction_output(MX6_PHYFLEX_ERR006282, 0);
41683605d37SStefano Babic 	mdelay(2);
41783605d37SStefano Babic 	gpio_direction_output(MX6_PHYFLEX_ERR006282, 1);
41883605d37SStefano Babic 	mdelay(2);
41983605d37SStefano Babic 	gpio_set_value(MX6_PHYFLEX_ERR006282, 0);
42083605d37SStefano Babic 
42183605d37SStefano Babic 	gpio_direction_input(MX6_PHYFLEX_ERR006282);
42283605d37SStefano Babic }
42383605d37SStefano Babic 
42483605d37SStefano Babic static const struct mx6dq_iomux_ddr_regs mx6_ddr_ioregs = {
42583605d37SStefano Babic 	.dram_sdclk_0 = 0x00000030,
42683605d37SStefano Babic 	.dram_sdclk_1 = 0x00000030,
42783605d37SStefano Babic 	.dram_cas = 0x00000030,
42883605d37SStefano Babic 	.dram_ras = 0x00000030,
42983605d37SStefano Babic 	.dram_reset = 0x00000030,
43083605d37SStefano Babic 	.dram_sdcke0 = 0x00003000,
43183605d37SStefano Babic 	.dram_sdcke1 = 0x00003000,
43283605d37SStefano Babic 	.dram_sdba2 = 0x00000030,
43383605d37SStefano Babic 	.dram_sdodt0 = 0x00000030,
43483605d37SStefano Babic 	.dram_sdodt1 = 0x00000030,
43583605d37SStefano Babic 
43683605d37SStefano Babic 	.dram_sdqs0 = 0x00000028,
43783605d37SStefano Babic 	.dram_sdqs1 = 0x00000028,
43883605d37SStefano Babic 	.dram_sdqs2 = 0x00000028,
43983605d37SStefano Babic 	.dram_sdqs3 = 0x00000028,
44083605d37SStefano Babic 	.dram_sdqs4 = 0x00000028,
44183605d37SStefano Babic 	.dram_sdqs5 = 0x00000028,
44283605d37SStefano Babic 	.dram_sdqs6 = 0x00000028,
44383605d37SStefano Babic 	.dram_sdqs7 = 0x00000028,
44483605d37SStefano Babic 	.dram_dqm0 = 0x00000028,
44583605d37SStefano Babic 	.dram_dqm1 = 0x00000028,
44683605d37SStefano Babic 	.dram_dqm2 = 0x00000028,
44783605d37SStefano Babic 	.dram_dqm3 = 0x00000028,
44883605d37SStefano Babic 	.dram_dqm4 = 0x00000028,
44983605d37SStefano Babic 	.dram_dqm5 = 0x00000028,
45083605d37SStefano Babic 	.dram_dqm6 = 0x00000028,
45183605d37SStefano Babic 	.dram_dqm7 = 0x00000028,
45283605d37SStefano Babic };
45383605d37SStefano Babic 
45483605d37SStefano Babic static const struct mx6dq_iomux_grp_regs mx6_grp_ioregs = {
45583605d37SStefano Babic 	.grp_ddr_type =  0x000C0000,
45683605d37SStefano Babic 	.grp_ddrmode_ctl =  0x00020000,
45783605d37SStefano Babic 	.grp_ddrpke =  0x00000000,
45883605d37SStefano Babic 	.grp_addds = IMX6Q_DRIVE_STRENGTH,
45983605d37SStefano Babic 	.grp_ctlds = IMX6Q_DRIVE_STRENGTH,
46083605d37SStefano Babic 	.grp_ddrmode =  0x00020000,
46183605d37SStefano Babic 	.grp_b0ds = 0x00000028,
46283605d37SStefano Babic 	.grp_b1ds = 0x00000028,
46383605d37SStefano Babic 	.grp_b2ds = 0x00000028,
46483605d37SStefano Babic 	.grp_b3ds = 0x00000028,
46583605d37SStefano Babic 	.grp_b4ds = 0x00000028,
46683605d37SStefano Babic 	.grp_b5ds = 0x00000028,
46783605d37SStefano Babic 	.grp_b6ds = 0x00000028,
46883605d37SStefano Babic 	.grp_b7ds = 0x00000028,
46983605d37SStefano Babic };
47083605d37SStefano Babic 
47183605d37SStefano Babic static const struct mx6_mmdc_calibration mx6_mmcd_calib = {
47283605d37SStefano Babic 	.p0_mpwldectrl0 =  0x00110011,
47383605d37SStefano Babic 	.p0_mpwldectrl1 =  0x00240024,
47483605d37SStefano Babic 	.p1_mpwldectrl0 =  0x00260038,
47583605d37SStefano Babic 	.p1_mpwldectrl1 =  0x002C0038,
47683605d37SStefano Babic 	.p0_mpdgctrl0 =  0x03400350,
47783605d37SStefano Babic 	.p0_mpdgctrl1 =  0x03440340,
47883605d37SStefano Babic 	.p1_mpdgctrl0 =  0x034C0354,
47983605d37SStefano Babic 	.p1_mpdgctrl1 =  0x035C033C,
48083605d37SStefano Babic 	.p0_mprddlctl =  0x322A2A2A,
48183605d37SStefano Babic 	.p1_mprddlctl =  0x302C2834,
48283605d37SStefano Babic 	.p0_mpwrdlctl =  0x34303834,
48383605d37SStefano Babic 	.p1_mpwrdlctl =  0x422A3E36,
48483605d37SStefano Babic };
48583605d37SStefano Babic 
48683605d37SStefano Babic /* Index in RAM Chip array */
48783605d37SStefano Babic enum {
488cb40adffSStefano Babic 	RAM_MT64K,
489cb40adffSStefano Babic 	RAM_MT128K,
490cb40adffSStefano Babic 	RAM_MT256K
49183605d37SStefano Babic };
49283605d37SStefano Babic 
49383605d37SStefano Babic static struct mx6_ddr3_cfg mt41k_xx[] = {
49483605d37SStefano Babic /* MT41K64M16JT-125 (1Gb density) */
49583605d37SStefano Babic 	{
49683605d37SStefano Babic 	.mem_speed = 1600,
49783605d37SStefano Babic 	.density = 1,
49883605d37SStefano Babic 	.width = 16,
49983605d37SStefano Babic 	.banks = 8,
50083605d37SStefano Babic 	.rowaddr = 13,
50183605d37SStefano Babic 	.coladdr = 10,
50283605d37SStefano Babic 	.pagesz = 2,
50383605d37SStefano Babic 	.trcd = 1375,
50483605d37SStefano Babic 	.trcmin = 4875,
50583605d37SStefano Babic 	.trasmin = 3500,
50683605d37SStefano Babic 	.SRT       = 1,
50783605d37SStefano Babic 	},
50883605d37SStefano Babic 
50983605d37SStefano Babic /* MT41K256M16JT-125 (2Gb density) */
51083605d37SStefano Babic 	{
51183605d37SStefano Babic 	.mem_speed = 1600,
51283605d37SStefano Babic 	.density = 2,
51383605d37SStefano Babic 	.width = 16,
51483605d37SStefano Babic 	.banks = 8,
51583605d37SStefano Babic 	.rowaddr = 14,
51683605d37SStefano Babic 	.coladdr = 10,
51783605d37SStefano Babic 	.pagesz = 2,
51883605d37SStefano Babic 	.trcd = 1375,
51983605d37SStefano Babic 	.trcmin = 4875,
52083605d37SStefano Babic 	.trasmin = 3500,
52183605d37SStefano Babic 	.SRT       = 1,
52283605d37SStefano Babic 	},
52383605d37SStefano Babic 
52483605d37SStefano Babic /* MT41K256M16JT-125 (4Gb density) */
52583605d37SStefano Babic 	{
52683605d37SStefano Babic 	.mem_speed = 1600,
52783605d37SStefano Babic 	.density = 4,
52883605d37SStefano Babic 	.width = 16,
52983605d37SStefano Babic 	.banks = 8,
53083605d37SStefano Babic 	.rowaddr = 15,
53183605d37SStefano Babic 	.coladdr = 10,
53283605d37SStefano Babic 	.pagesz = 2,
53383605d37SStefano Babic 	.trcd = 1375,
53483605d37SStefano Babic 	.trcmin = 4875,
53583605d37SStefano Babic 	.trasmin = 3500,
53683605d37SStefano Babic 	.SRT       = 1,
53783605d37SStefano Babic 	}
53883605d37SStefano Babic };
53983605d37SStefano Babic 
ccgr_init(void)54083605d37SStefano Babic static void ccgr_init(void)
54183605d37SStefano Babic {
54283605d37SStefano Babic 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
54383605d37SStefano Babic 
54483605d37SStefano Babic 	writel(0x00C03F3F, &ccm->CCGR0);
54583605d37SStefano Babic 	writel(0x0030FC03, &ccm->CCGR1);
54683605d37SStefano Babic 	writel(0x0FFFC000, &ccm->CCGR2);
54783605d37SStefano Babic 	writel(0x3FF00000, &ccm->CCGR3);
54883605d37SStefano Babic 	writel(0x00FFF300, &ccm->CCGR4);
54983605d37SStefano Babic 	writel(0x0F0000C3, &ccm->CCGR5);
55083605d37SStefano Babic 	writel(0x000003FF, &ccm->CCGR6);
55183605d37SStefano Babic }
55283605d37SStefano Babic 
spl_dram_init(struct mx6_ddr_sysinfo * sysinfo,struct mx6_ddr3_cfg * mem_ddr)553cb40adffSStefano Babic static void spl_dram_init(struct mx6_ddr_sysinfo *sysinfo,
554cb40adffSStefano Babic 				struct mx6_ddr3_cfg *mem_ddr)
55583605d37SStefano Babic {
55683605d37SStefano Babic 	mx6dq_dram_iocfg(64, &mx6_ddr_ioregs, &mx6_grp_ioregs);
557cb40adffSStefano Babic 	mx6_dram_cfg(sysinfo, &mx6_mmcd_calib, mem_ddr);
55883605d37SStefano Babic }
55983605d37SStefano Babic 
board_mmc_init(bd_t * bis)56083605d37SStefano Babic int board_mmc_init(bd_t *bis)
56183605d37SStefano Babic {
56283605d37SStefano Babic 	if (spl_boot_device() == BOOT_DEVICE_SPI)
56383605d37SStefano Babic 		printf("MMC SEtup, Boot SPI");
56483605d37SStefano Babic 
56583605d37SStefano Babic 	SETUP_IOMUX_PADS(usdhc3_pads);
56683605d37SStefano Babic 	usdhc_cfg[0].esdhc_base = USDHC3_BASE_ADDR;
56783605d37SStefano Babic 	usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
56883605d37SStefano Babic 	usdhc_cfg[0].max_bus_width = 4;
56983605d37SStefano Babic 	gd->arch.sdhc_clk = usdhc_cfg[0].sdhc_clk;
57083605d37SStefano Babic 
57183605d37SStefano Babic 	return fsl_esdhc_initialize(bis, &usdhc_cfg[0]);
57283605d37SStefano Babic }
57383605d37SStefano Babic 
57483605d37SStefano Babic 
board_boot_order(u32 * spl_boot_list)57583605d37SStefano Babic void board_boot_order(u32 *spl_boot_list)
57683605d37SStefano Babic {
57783605d37SStefano Babic 	spl_boot_list[0] = spl_boot_device();
57883605d37SStefano Babic 	printf("Boot device %x\n", spl_boot_list[0]);
57983605d37SStefano Babic 	switch (spl_boot_list[0]) {
58083605d37SStefano Babic 	case BOOT_DEVICE_SPI:
58183605d37SStefano Babic 		spl_boot_list[1] = BOOT_DEVICE_UART;
58283605d37SStefano Babic 		break;
58383605d37SStefano Babic 	case BOOT_DEVICE_MMC1:
58483605d37SStefano Babic 		spl_boot_list[1] = BOOT_DEVICE_SPI;
58583605d37SStefano Babic 		spl_boot_list[2] = BOOT_DEVICE_UART;
58683605d37SStefano Babic 		break;
58783605d37SStefano Babic 	default:
58883605d37SStefano Babic 		printf("Boot device %x\n", spl_boot_list[0]);
58983605d37SStefano Babic 	}
59083605d37SStefano Babic }
59183605d37SStefano Babic 
59283605d37SStefano Babic /*
59383605d37SStefano Babic  * This is used because get_ram_size() does not
59483605d37SStefano Babic  * take care of cache, resulting a wrong size
59583605d37SStefano Babic  * pfla02 has just 1, 2 or 4 GB option
59683605d37SStefano Babic  * Function checks for mirrors in the first CS
59783605d37SStefano Babic  */
59883605d37SStefano Babic #define RAM_TEST_PATTERN	0xaa5555aa
599cb40adffSStefano Babic #define MIN_BANK_SIZE		(512 * 1024 * 1024)
600cb40adffSStefano Babic 
pfla02_detect_chiptype(void)601cb40adffSStefano Babic static unsigned int pfla02_detect_chiptype(void)
60283605d37SStefano Babic {
60383605d37SStefano Babic 	u32 *p, *p1;
604cb40adffSStefano Babic 	unsigned int offset = MIN_BANK_SIZE;
60583605d37SStefano Babic 	int i;
60683605d37SStefano Babic 
60783605d37SStefano Babic 	for (i = 0; i < 2; i++) {
60883605d37SStefano Babic 		p = (u32 *)PHYS_SDRAM;
60983605d37SStefano Babic 		p1 = (u32 *)(PHYS_SDRAM + (i + 1) * offset);
61083605d37SStefano Babic 
61183605d37SStefano Babic 		*p1 = 0;
61283605d37SStefano Babic 		*p = RAM_TEST_PATTERN;
61383605d37SStefano Babic 
61483605d37SStefano Babic 		/*
61583605d37SStefano Babic 		 *  This is required to detect mirroring
61683605d37SStefano Babic 		 *  else we read back values from cache
61783605d37SStefano Babic 		 */
61883605d37SStefano Babic 		flush_dcache_all();
61983605d37SStefano Babic 
62083605d37SStefano Babic 		if (*p == *p1)
62183605d37SStefano Babic 			return i;
62283605d37SStefano Babic 	}
623cb40adffSStefano Babic 	return RAM_MT256K;
62483605d37SStefano Babic }
62583605d37SStefano Babic 
board_init_f(ulong dummy)62683605d37SStefano Babic void board_init_f(ulong dummy)
62783605d37SStefano Babic {
62883605d37SStefano Babic 	unsigned int ramchip;
629cb40adffSStefano Babic 
630cb40adffSStefano Babic 	struct mx6_ddr_sysinfo sysinfo = {
631cb40adffSStefano Babic 		/* width of data bus:0=16,1=32,2=64 */
632cb40adffSStefano Babic 		.dsize = 2,
633cb40adffSStefano Babic 		/* config for full 4GB range so that get_mem_size() works */
634cb40adffSStefano Babic 		.cs_density = 32, /* 512 MB */
635cb40adffSStefano Babic 		/* single chip select */
636cb40adffSStefano Babic #if IS_ENABLED(CONFIG_SPL_DRAM_1_BANK)
637cb40adffSStefano Babic 		.ncs = 1,
638cb40adffSStefano Babic #else
639cb40adffSStefano Babic 		.ncs = 2,
640cb40adffSStefano Babic #endif
641cb40adffSStefano Babic 		.cs1_mirror = 1,
642cb40adffSStefano Babic 		.rtt_wr = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Wr = RZQ/4 */
643cb40adffSStefano Babic 		.rtt_nom = 1 /*DDR3_RTT_60_OHM*/,	/* RTT_Nom = RZQ/4 */
644cb40adffSStefano Babic 		.walat = 1,	/* Write additional latency */
645cb40adffSStefano Babic 		.ralat = 5,	/* Read additional latency */
646cb40adffSStefano Babic 		.mif3_mode = 3,	/* Command prediction working mode */
647cb40adffSStefano Babic 		.bi_on = 1,	/* Bank interleaving enabled */
648cb40adffSStefano Babic 		.sde_to_rst = 0x10,	/* 14 cycles, 200us (JEDEC default) */
649cb40adffSStefano Babic 		.rst_to_cke = 0x23,	/* 33 cycles, 500us (JEDEC default) */
650cb40adffSStefano Babic 		.ddr_type = DDR_TYPE_DDR3,
651cb40adffSStefano Babic 		.refsel = 1,	/* Refresh cycles at 32KHz */
652cb40adffSStefano Babic 		.refr = 7,	/* 8 refresh commands per refresh cycle */
653cb40adffSStefano Babic 	};
654cb40adffSStefano Babic 
65583605d37SStefano Babic #ifdef CONFIG_CMD_NAND
65683605d37SStefano Babic 	/* Enable NAND */
65783605d37SStefano Babic 	setup_gpmi_nand();
65883605d37SStefano Babic #endif
65983605d37SStefano Babic 
66083605d37SStefano Babic 	/* setup clock gating */
66183605d37SStefano Babic 	ccgr_init();
66283605d37SStefano Babic 
66383605d37SStefano Babic 	/* setup AIPS and disable watchdog */
66483605d37SStefano Babic 	arch_cpu_init();
66583605d37SStefano Babic 
66683605d37SStefano Babic 	/* setup AXI */
66783605d37SStefano Babic 	gpr_init();
66883605d37SStefano Babic 
66983605d37SStefano Babic 	board_early_init_f();
67083605d37SStefano Babic 
67183605d37SStefano Babic 	/* setup GP timer */
67283605d37SStefano Babic 	timer_init();
67383605d37SStefano Babic 
67483605d37SStefano Babic 	/* UART clocks enabled and gd valid - init serial console */
67583605d37SStefano Babic 	preloader_console_init();
67683605d37SStefano Babic 
67783605d37SStefano Babic 	setup_spi();
67883605d37SStefano Babic 
67983605d37SStefano Babic 	setup_gpios();
68083605d37SStefano Babic 
68183605d37SStefano Babic 	/* DDR initialization */
682cb40adffSStefano Babic 	spl_dram_init(&sysinfo, &mt41k_xx[RAM_MT256K]);
683cb40adffSStefano Babic 	ramchip = pfla02_detect_chiptype();
684cb40adffSStefano Babic 	debug("Detected chip %d\n", ramchip);
685cb40adffSStefano Babic #if !IS_ENABLED(CONFIG_SPL_DRAM_1_BANK)
686cb40adffSStefano Babic 	switch (ramchip) {
687cb40adffSStefano Babic 		case RAM_MT64K:
688cb40adffSStefano Babic 			sysinfo.cs_density = 6;
689cb40adffSStefano Babic 			break;
690cb40adffSStefano Babic 		case RAM_MT128K:
691cb40adffSStefano Babic 			sysinfo.cs_density = 10;
692cb40adffSStefano Babic 			break;
693cb40adffSStefano Babic 		case RAM_MT256K:
694cb40adffSStefano Babic 			sysinfo.cs_density = 18;
695cb40adffSStefano Babic 			break;
696cb40adffSStefano Babic 	}
697cb40adffSStefano Babic #endif
698cb40adffSStefano Babic 	spl_dram_init(&sysinfo, &mt41k_xx[ramchip]);
69983605d37SStefano Babic 
70083605d37SStefano Babic 	/* Clear the BSS. */
70183605d37SStefano Babic 	memset(__bss_start, 0, __bss_end - __bss_start);
70283605d37SStefano Babic 
70383605d37SStefano Babic 	phyflex_err006282_workaround();
70483605d37SStefano Babic 
70583605d37SStefano Babic 	/* load/boot image from boot device */
70683605d37SStefano Babic 	board_init_r(NULL, 0);
70783605d37SStefano Babic }
70883605d37SStefano Babic #endif
709