xref: /rk3399_rockchip-uboot/board/phytec/pcm051/mux.c (revision 0ce033d2582129243aca10d3072a221386bbba44)
1*1c1b7c37SLars Poeschel /*
2*1c1b7c37SLars Poeschel  * mux.c
3*1c1b7c37SLars Poeschel  *
4*1c1b7c37SLars Poeschel  * Copyright (C) 2013 Lemonage Software GmbH
5*1c1b7c37SLars Poeschel  * Author Lars Poeschel <poeschel@lemonage.de>
6*1c1b7c37SLars Poeschel  *
7*1c1b7c37SLars Poeschel  * This program is free software; you can redistribute it and/or
8*1c1b7c37SLars Poeschel  * modify it under the terms of the GNU General Public License as
9*1c1b7c37SLars Poeschel  * published by the Free Software Foundation version 2.
10*1c1b7c37SLars Poeschel  *
11*1c1b7c37SLars Poeschel  * This program is distributed "as is" WITHOUT ANY WARRANTY of any
12*1c1b7c37SLars Poeschel  * kind, whether express or implied; without even the implied warranty
13*1c1b7c37SLars Poeschel  * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14*1c1b7c37SLars Poeschel  * GNU General Public License for more details.
15*1c1b7c37SLars Poeschel  */
16*1c1b7c37SLars Poeschel 
17*1c1b7c37SLars Poeschel #include <common.h>
18*1c1b7c37SLars Poeschel #include <asm/arch/sys_proto.h>
19*1c1b7c37SLars Poeschel #include <asm/arch/hardware.h>
20*1c1b7c37SLars Poeschel #include <asm/arch/mux.h>
21*1c1b7c37SLars Poeschel #include <asm/io.h>
22*1c1b7c37SLars Poeschel #include "board.h"
23*1c1b7c37SLars Poeschel 
24*1c1b7c37SLars Poeschel static struct module_pin_mux uart0_pin_mux[] = {
25*1c1b7c37SLars Poeschel 	{OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART0_RXD */
26*1c1b7c37SLars Poeschel 	{OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},		/* UART0_TXD */
27*1c1b7c37SLars Poeschel 	{-1},
28*1c1b7c37SLars Poeschel };
29*1c1b7c37SLars Poeschel 
30*1c1b7c37SLars Poeschel #ifdef CONFIG_MMC
31*1c1b7c37SLars Poeschel static struct module_pin_mux mmc0_pin_mux[] = {
32*1c1b7c37SLars Poeschel 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT3 */
33*1c1b7c37SLars Poeschel 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT2 */
34*1c1b7c37SLars Poeschel 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT1 */
35*1c1b7c37SLars Poeschel 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT0 */
36*1c1b7c37SLars Poeschel 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CLK */
37*1c1b7c37SLars Poeschel 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CMD */
38*1c1b7c37SLars Poeschel 	{OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)},	/* MMC0_CD */
39*1c1b7c37SLars Poeschel 	{-1},
40*1c1b7c37SLars Poeschel };
41*1c1b7c37SLars Poeschel #endif
42*1c1b7c37SLars Poeschel 
43*1c1b7c37SLars Poeschel #ifdef CONFIG_I2C
44*1c1b7c37SLars Poeschel static struct module_pin_mux i2c0_pin_mux[] = {
45*1c1b7c37SLars Poeschel 	{OFFSET(i2c0_sda), (MODE(0) | RXACTIVE |
46*1c1b7c37SLars Poeschel 			PULLUDEN | SLEWCTRL)}, /* I2C_DATA */
47*1c1b7c37SLars Poeschel 	{OFFSET(i2c0_scl), (MODE(0) | RXACTIVE |
48*1c1b7c37SLars Poeschel 			PULLUDEN | SLEWCTRL)}, /* I2C_SCLK */
49*1c1b7c37SLars Poeschel 	{-1},
50*1c1b7c37SLars Poeschel };
51*1c1b7c37SLars Poeschel #endif
52*1c1b7c37SLars Poeschel 
53*1c1b7c37SLars Poeschel #ifdef CONFIG_SPI
54*1c1b7c37SLars Poeschel static struct module_pin_mux spi0_pin_mux[] = {
55*1c1b7c37SLars Poeschel 	{OFFSET(spi0_sclk), (MODE(0) | RXACTIVE | PULLUDEN)},	/* SPI0_SCLK */
56*1c1b7c37SLars Poeschel 	{OFFSET(spi0_d0), (MODE(0) | RXACTIVE |
57*1c1b7c37SLars Poeschel 			PULLUDEN | PULLUP_EN)},			/* SPI0_D0 */
58*1c1b7c37SLars Poeschel 	{OFFSET(spi0_d1), (MODE(0) | RXACTIVE | PULLUDEN)},	/* SPI0_D1 */
59*1c1b7c37SLars Poeschel 	{OFFSET(spi0_cs0), (MODE(0) | RXACTIVE |
60*1c1b7c37SLars Poeschel 			PULLUDEN | PULLUP_EN)},			/* SPI0_CS0 */
61*1c1b7c37SLars Poeschel 	{-1},
62*1c1b7c37SLars Poeschel };
63*1c1b7c37SLars Poeschel #endif
64*1c1b7c37SLars Poeschel 
65*1c1b7c37SLars Poeschel static struct module_pin_mux rmii1_pin_mux[] = {
66*1c1b7c37SLars Poeschel 	{OFFSET(mii1_crs), MODE(1) | RXACTIVE},     /* RMII1_CRS */
67*1c1b7c37SLars Poeschel 	{OFFSET(mii1_rxerr), MODE(1) | RXACTIVE},   /* RMII1_RXERR */
68*1c1b7c37SLars Poeschel 	{OFFSET(mii1_txen), MODE(1)},               /* RMII1_TXEN */
69*1c1b7c37SLars Poeschel 	{OFFSET(mii1_txd1), MODE(1)},               /* RMII1_TXD1 */
70*1c1b7c37SLars Poeschel 	{OFFSET(mii1_txd0), MODE(1)},               /* RMII1_TXD0 */
71*1c1b7c37SLars Poeschel 	{OFFSET(mii1_rxd1), MODE(1) | RXACTIVE},    /* RMII1_RXD1 */
72*1c1b7c37SLars Poeschel 	{OFFSET(mii1_rxd0), MODE(1) | RXACTIVE},    /* RMII1_RXD0 */
73*1c1b7c37SLars Poeschel 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
74*1c1b7c37SLars Poeschel 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},    /* MDIO_CLK */
75*1c1b7c37SLars Poeschel 	{OFFSET(rmii1_refclk), MODE(0) | RXACTIVE}, /* RMII1_REFCLK */
76*1c1b7c37SLars Poeschel 	{-1},
77*1c1b7c37SLars Poeschel };
78*1c1b7c37SLars Poeschel 
79*1c1b7c37SLars Poeschel static struct module_pin_mux cbmux_pin_mux[] = {
80*1c1b7c37SLars Poeschel 	{OFFSET(uart0_ctsn), MODE(7) | RXACTIVE | PULLDOWN_EN}, /* JP3 */
81*1c1b7c37SLars Poeschel 	{OFFSET(uart0_rtsn), MODE(7) | RXACTIVE | PULLUP_EN},	/* JP4 */
82*1c1b7c37SLars Poeschel 	{-1},
83*1c1b7c37SLars Poeschel };
84*1c1b7c37SLars Poeschel 
85*1c1b7c37SLars Poeschel #ifdef CONFIG_NAND
86*1c1b7c37SLars Poeschel static struct module_pin_mux nand_pin_mux[] = {
87*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD0 */
88*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD1 */
89*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD2 */
90*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD3 */
91*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD4 */
92*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD5 */
93*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD6 */
94*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* NAND AD7 */
95*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
96*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)},	/* NAND_WPN */
97*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)},	/* NAND_CS0 */
98*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
99*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)},	/* NAND_OE */
100*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)},	/* NAND_WEN */
101*1c1b7c37SLars Poeschel 	{OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)},	/* NAND_BE_CLE */
102*1c1b7c37SLars Poeschel 	{-1},
103*1c1b7c37SLars Poeschel };
104*1c1b7c37SLars Poeschel #endif
105*1c1b7c37SLars Poeschel 
enable_uart0_pin_mux(void)106*1c1b7c37SLars Poeschel void enable_uart0_pin_mux(void)
107*1c1b7c37SLars Poeschel {
108*1c1b7c37SLars Poeschel 	configure_module_pin_mux(uart0_pin_mux);
109*1c1b7c37SLars Poeschel }
110*1c1b7c37SLars Poeschel 
enable_i2c0_pin_mux(void)111*1c1b7c37SLars Poeschel void enable_i2c0_pin_mux(void)
112*1c1b7c37SLars Poeschel {
113*1c1b7c37SLars Poeschel 	configure_module_pin_mux(i2c0_pin_mux);
114*1c1b7c37SLars Poeschel }
115*1c1b7c37SLars Poeschel 
enable_board_pin_mux()116*1c1b7c37SLars Poeschel void enable_board_pin_mux()
117*1c1b7c37SLars Poeschel {
118*1c1b7c37SLars Poeschel 	configure_module_pin_mux(rmii1_pin_mux);
119*1c1b7c37SLars Poeschel 	configure_module_pin_mux(mmc0_pin_mux);
120*1c1b7c37SLars Poeschel 	configure_module_pin_mux(cbmux_pin_mux);
121*1c1b7c37SLars Poeschel #ifdef CONFIG_NAND
122*1c1b7c37SLars Poeschel 	configure_module_pin_mux(nand_pin_mux);
123*1c1b7c37SLars Poeschel #endif
124*1c1b7c37SLars Poeschel #ifdef CONFIG_SPI
125*1c1b7c37SLars Poeschel 	configure_module_pin_mux(spi0_pin_mux);
126*1c1b7c37SLars Poeschel #endif
127*1c1b7c37SLars Poeschel }
128