11c1b7c37SLars Poeschel /* 21c1b7c37SLars Poeschel * board.c 31c1b7c37SLars Poeschel * 41c1b7c37SLars Poeschel * Board functions for Phytec phyCORE-AM335x (pcm051) based boards 51c1b7c37SLars Poeschel * 61c1b7c37SLars Poeschel * Copyright (C) 2013 Lemonage Software GmbH 71c1b7c37SLars Poeschel * Author Lars Poeschel <poeschel@lemonage.de> 81c1b7c37SLars Poeschel * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 101c1b7c37SLars Poeschel */ 111c1b7c37SLars Poeschel 121c1b7c37SLars Poeschel #include <common.h> 131c1b7c37SLars Poeschel #include <errno.h> 141c1b7c37SLars Poeschel #include <spl.h> 151c1b7c37SLars Poeschel #include <asm/arch/cpu.h> 161c1b7c37SLars Poeschel #include <asm/arch/hardware.h> 171c1b7c37SLars Poeschel #include <asm/arch/omap.h> 181c1b7c37SLars Poeschel #include <asm/arch/ddr_defs.h> 191c1b7c37SLars Poeschel #include <asm/arch/clock.h> 201c1b7c37SLars Poeschel #include <asm/arch/gpio.h> 211c1b7c37SLars Poeschel #include <asm/arch/mmc_host_def.h> 221c1b7c37SLars Poeschel #include <asm/arch/sys_proto.h> 231c1b7c37SLars Poeschel #include <asm/io.h> 241c1b7c37SLars Poeschel #include <asm/emif.h> 251c1b7c37SLars Poeschel #include <asm/gpio.h> 261c1b7c37SLars Poeschel #include <i2c.h> 271c1b7c37SLars Poeschel #include <miiphy.h> 281c1b7c37SLars Poeschel #include <cpsw.h> 291c1b7c37SLars Poeschel #include "board.h" 301c1b7c37SLars Poeschel 311c1b7c37SLars Poeschel DECLARE_GLOBAL_DATA_PTR; 321c1b7c37SLars Poeschel 331c1b7c37SLars Poeschel static struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE; 341c1b7c37SLars Poeschel 351c1b7c37SLars Poeschel /* MII mode defines */ 361c1b7c37SLars Poeschel #define MII_MODE_ENABLE 0x0 371c1b7c37SLars Poeschel #define RGMII_MODE_ENABLE 0xA 381c1b7c37SLars Poeschel #define RMII_RGMII2_MODE_ENABLE 0x49 391c1b7c37SLars Poeschel 401c1b7c37SLars Poeschel static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE; 411c1b7c37SLars Poeschel 421c1b7c37SLars Poeschel #ifdef CONFIG_SPL_BUILD 431c1b7c37SLars Poeschel 441c1b7c37SLars Poeschel /* DDR RAM defines */ 451c1b7c37SLars Poeschel #define DDR_CLK_MHZ 303 /* DDR_DPLL_MULT value */ 461c1b7c37SLars Poeschel 47*94d77fb6SLokesh Vutla #define OSC (V_OSCK/1000000) 48*94d77fb6SLokesh Vutla const struct dpll_params dpll_ddr = { 49*94d77fb6SLokesh Vutla DDR_CLK_MHZ, OSC-1, 1, -1, -1, -1, -1}; 50*94d77fb6SLokesh Vutla 51*94d77fb6SLokesh Vutla const struct dpll_params *get_dpll_ddr_params(void) 52*94d77fb6SLokesh Vutla { 53*94d77fb6SLokesh Vutla return &dpll_ddr; 54*94d77fb6SLokesh Vutla } 55*94d77fb6SLokesh Vutla 561c1b7c37SLars Poeschel static const struct ddr_data ddr3_data = { 571c1b7c37SLars Poeschel .datardsratio0 = MT41J256M8HX15E_RD_DQS, 581c1b7c37SLars Poeschel .datawdsratio0 = MT41J256M8HX15E_WR_DQS, 591c1b7c37SLars Poeschel .datafwsratio0 = MT41J256M8HX15E_PHY_FIFO_WE, 601c1b7c37SLars Poeschel .datawrsratio0 = MT41J256M8HX15E_PHY_WR_DATA, 611c1b7c37SLars Poeschel .datadldiff0 = PHY_DLL_LOCK_DIFF, 621c1b7c37SLars Poeschel }; 631c1b7c37SLars Poeschel 641c1b7c37SLars Poeschel static const struct cmd_control ddr3_cmd_ctrl_data = { 651c1b7c37SLars Poeschel .cmd0csratio = MT41J256M8HX15E_RATIO, 661c1b7c37SLars Poeschel .cmd0dldiff = MT41J256M8HX15E_DLL_LOCK_DIFF, 671c1b7c37SLars Poeschel .cmd0iclkout = MT41J256M8HX15E_INVERT_CLKOUT, 681c1b7c37SLars Poeschel 691c1b7c37SLars Poeschel .cmd1csratio = MT41J256M8HX15E_RATIO, 701c1b7c37SLars Poeschel .cmd1dldiff = MT41J256M8HX15E_DLL_LOCK_DIFF, 711c1b7c37SLars Poeschel .cmd1iclkout = MT41J256M8HX15E_INVERT_CLKOUT, 721c1b7c37SLars Poeschel 731c1b7c37SLars Poeschel .cmd2csratio = MT41J256M8HX15E_RATIO, 741c1b7c37SLars Poeschel .cmd2dldiff = MT41J256M8HX15E_DLL_LOCK_DIFF, 751c1b7c37SLars Poeschel .cmd2iclkout = MT41J256M8HX15E_INVERT_CLKOUT, 761c1b7c37SLars Poeschel }; 771c1b7c37SLars Poeschel 781c1b7c37SLars Poeschel static struct emif_regs ddr3_emif_reg_data = { 791c1b7c37SLars Poeschel .sdram_config = MT41J256M8HX15E_EMIF_SDCFG, 801c1b7c37SLars Poeschel .ref_ctrl = MT41J256M8HX15E_EMIF_SDREF, 811c1b7c37SLars Poeschel .sdram_tim1 = MT41J256M8HX15E_EMIF_TIM1, 821c1b7c37SLars Poeschel .sdram_tim2 = MT41J256M8HX15E_EMIF_TIM2, 831c1b7c37SLars Poeschel .sdram_tim3 = MT41J256M8HX15E_EMIF_TIM3, 841c1b7c37SLars Poeschel .zq_config = MT41J256M8HX15E_ZQ_CFG, 85cecac32aSLars Poeschel .emif_ddr_phy_ctlr_1 = MT41J256M8HX15E_EMIF_READ_LATENCY | 86cecac32aSLars Poeschel PHY_EN_DYN_PWRDN, 871c1b7c37SLars Poeschel }; 881c1b7c37SLars Poeschel #endif 891c1b7c37SLars Poeschel 901c1b7c37SLars Poeschel /* 911c1b7c37SLars Poeschel * early system init of muxing and clocks. 921c1b7c37SLars Poeschel */ 931c1b7c37SLars Poeschel void s_init(void) 941c1b7c37SLars Poeschel { 951c1b7c37SLars Poeschel /* 964596dcc1STom Rini * Save the boot parameters passed from romcode. 974596dcc1STom Rini * We cannot delay the saving further than this, 984596dcc1STom Rini * to prevent overwrites. 994596dcc1STom Rini */ 1004596dcc1STom Rini #ifdef CONFIG_SPL_BUILD 1014596dcc1STom Rini save_omap_boot_params(); 1024596dcc1STom Rini #endif 1034596dcc1STom Rini 1044596dcc1STom Rini /* 1051c1b7c37SLars Poeschel * WDT1 is already running when the bootloader gets control 1061c1b7c37SLars Poeschel * Disable it to avoid "random" resets 1071c1b7c37SLars Poeschel */ 1081c1b7c37SLars Poeschel writel(0xAAAA, &wdtimer->wdtwspr); 1091c1b7c37SLars Poeschel while (readl(&wdtimer->wdtwwps) != 0x0) 1101c1b7c37SLars Poeschel ; 1111c1b7c37SLars Poeschel writel(0x5555, &wdtimer->wdtwspr); 1121c1b7c37SLars Poeschel while (readl(&wdtimer->wdtwwps) != 0x0) 1131c1b7c37SLars Poeschel ; 1141c1b7c37SLars Poeschel 1151c1b7c37SLars Poeschel #ifdef CONFIG_SPL_BUILD 1161c1b7c37SLars Poeschel /* Setup the PLLs and the clocks for the peripherals */ 1171c1b7c37SLars Poeschel pll_init(); 1181c1b7c37SLars Poeschel 1191c1b7c37SLars Poeschel /* Enable RTC32K clock */ 1201c1b7c37SLars Poeschel rtc32k_enable(); 1211c1b7c37SLars Poeschel 1221c1b7c37SLars Poeschel enable_uart0_pin_mux(); 1237ea7f689SHeiko Schocher uart_soft_reset(); 1241c1b7c37SLars Poeschel 1251c1b7c37SLars Poeschel gd = &gdata; 1261c1b7c37SLars Poeschel 1271c1b7c37SLars Poeschel preloader_console_init(); 1281c1b7c37SLars Poeschel 1291c1b7c37SLars Poeschel /* Initalize the board header */ 1301c1b7c37SLars Poeschel enable_i2c0_pin_mux(); 1311c1b7c37SLars Poeschel i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); 1321c1b7c37SLars Poeschel 1331c1b7c37SLars Poeschel enable_board_pin_mux(); 1341c1b7c37SLars Poeschel 1351c1b7c37SLars Poeschel config_ddr(DDR_CLK_MHZ, MT41J256M8HX15E_IOCTRL_VALUE, &ddr3_data, 1363ba65f97SMatt Porter &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data, 0); 1371c1b7c37SLars Poeschel #endif 1381c1b7c37SLars Poeschel } 1391c1b7c37SLars Poeschel 1401c1b7c37SLars Poeschel /* 1411c1b7c37SLars Poeschel * Basic board specific setup. Pinmux has been handled already. 1421c1b7c37SLars Poeschel */ 1431c1b7c37SLars Poeschel int board_init(void) 1441c1b7c37SLars Poeschel { 1451c1b7c37SLars Poeschel i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); 1461c1b7c37SLars Poeschel 1471c1b7c37SLars Poeschel gd->bd->bi_boot_params = PHYS_DRAM_1 + 0x100; 1481c1b7c37SLars Poeschel 1491c1b7c37SLars Poeschel return 0; 1501c1b7c37SLars Poeschel } 1511c1b7c37SLars Poeschel 1521c1b7c37SLars Poeschel #ifdef CONFIG_DRIVER_TI_CPSW 1531c1b7c37SLars Poeschel static void cpsw_control(int enabled) 1541c1b7c37SLars Poeschel { 1551c1b7c37SLars Poeschel /* VTP can be added here */ 1561c1b7c37SLars Poeschel 1571c1b7c37SLars Poeschel return; 1581c1b7c37SLars Poeschel } 1591c1b7c37SLars Poeschel 1601c1b7c37SLars Poeschel static struct cpsw_slave_data cpsw_slaves[] = { 1611c1b7c37SLars Poeschel { 1621c1b7c37SLars Poeschel .slave_reg_ofs = 0x208, 1631c1b7c37SLars Poeschel .sliver_reg_ofs = 0xd80, 1641c1b7c37SLars Poeschel .phy_id = 0, 1651c1b7c37SLars Poeschel .phy_if = PHY_INTERFACE_MODE_RGMII, 1661c1b7c37SLars Poeschel }, 1671c1b7c37SLars Poeschel { 1681c1b7c37SLars Poeschel .slave_reg_ofs = 0x308, 1691c1b7c37SLars Poeschel .sliver_reg_ofs = 0xdc0, 1701c1b7c37SLars Poeschel .phy_id = 1, 1711c1b7c37SLars Poeschel .phy_if = PHY_INTERFACE_MODE_RGMII, 1721c1b7c37SLars Poeschel }, 1731c1b7c37SLars Poeschel }; 1741c1b7c37SLars Poeschel 1751c1b7c37SLars Poeschel static struct cpsw_platform_data cpsw_data = { 17681df2babSMatt Porter .mdio_base = CPSW_MDIO_BASE, 17781df2babSMatt Porter .cpsw_base = CPSW_BASE, 1781c1b7c37SLars Poeschel .mdio_div = 0xff, 1791c1b7c37SLars Poeschel .channels = 8, 1801c1b7c37SLars Poeschel .cpdma_reg_ofs = 0x800, 1811c1b7c37SLars Poeschel .slaves = 1, 1821c1b7c37SLars Poeschel .slave_data = cpsw_slaves, 1831c1b7c37SLars Poeschel .ale_reg_ofs = 0xd00, 1841c1b7c37SLars Poeschel .ale_entries = 1024, 1851c1b7c37SLars Poeschel .host_port_reg_ofs = 0x108, 1861c1b7c37SLars Poeschel .hw_stats_reg_ofs = 0x900, 1871c1b7c37SLars Poeschel .mac_control = (1 << 5), 1881c1b7c37SLars Poeschel .control = cpsw_control, 1891c1b7c37SLars Poeschel .host_port_num = 0, 1901c1b7c37SLars Poeschel .version = CPSW_CTRL_VERSION_2, 1911c1b7c37SLars Poeschel }; 1921c1b7c37SLars Poeschel #endif 1931c1b7c37SLars Poeschel 1941c1b7c37SLars Poeschel #if defined(CONFIG_DRIVER_TI_CPSW) || \ 1951c1b7c37SLars Poeschel (defined(CONFIG_USB_ETHER) && defined(CONFIG_MUSB_GADGET)) 1961c1b7c37SLars Poeschel int board_eth_init(bd_t *bis) 1971c1b7c37SLars Poeschel { 1981c1b7c37SLars Poeschel int rv, n = 0; 1991c1b7c37SLars Poeschel #ifdef CONFIG_DRIVER_TI_CPSW 2001c1b7c37SLars Poeschel uint8_t mac_addr[6]; 2011c1b7c37SLars Poeschel uint32_t mac_hi, mac_lo; 2021c1b7c37SLars Poeschel 2031c1b7c37SLars Poeschel if (!eth_getenv_enetaddr("ethaddr", mac_addr)) { 2041c1b7c37SLars Poeschel printf("<ethaddr> not set. Reading from E-fuse\n"); 2051c1b7c37SLars Poeschel /* try reading mac address from efuse */ 2061c1b7c37SLars Poeschel mac_lo = readl(&cdev->macid0l); 2071c1b7c37SLars Poeschel mac_hi = readl(&cdev->macid0h); 2081c1b7c37SLars Poeschel mac_addr[0] = mac_hi & 0xFF; 2091c1b7c37SLars Poeschel mac_addr[1] = (mac_hi & 0xFF00) >> 8; 2101c1b7c37SLars Poeschel mac_addr[2] = (mac_hi & 0xFF0000) >> 16; 2111c1b7c37SLars Poeschel mac_addr[3] = (mac_hi & 0xFF000000) >> 24; 2121c1b7c37SLars Poeschel mac_addr[4] = mac_lo & 0xFF; 2131c1b7c37SLars Poeschel mac_addr[5] = (mac_lo & 0xFF00) >> 8; 2141c1b7c37SLars Poeschel 2151c1b7c37SLars Poeschel if (is_valid_ether_addr(mac_addr)) 2161c1b7c37SLars Poeschel eth_setenv_enetaddr("ethaddr", mac_addr); 2171c1b7c37SLars Poeschel else 2181c1b7c37SLars Poeschel goto try_usbether; 2191c1b7c37SLars Poeschel } 2201c1b7c37SLars Poeschel 2211c1b7c37SLars Poeschel writel(RMII_RGMII2_MODE_ENABLE, &cdev->miisel); 2221c1b7c37SLars Poeschel 2231c1b7c37SLars Poeschel rv = cpsw_register(&cpsw_data); 2241c1b7c37SLars Poeschel if (rv < 0) 2251c1b7c37SLars Poeschel printf("Error %d registering CPSW switch\n", rv); 2261c1b7c37SLars Poeschel else 2271c1b7c37SLars Poeschel n += rv; 2281c1b7c37SLars Poeschel try_usbether: 2291c1b7c37SLars Poeschel #endif 2301c1b7c37SLars Poeschel 2311c1b7c37SLars Poeschel #if defined(CONFIG_USB_ETHER) && !defined(CONFIG_SPL_BUILD) 2321c1b7c37SLars Poeschel rv = usb_eth_initialize(bis); 2331c1b7c37SLars Poeschel if (rv < 0) 2341c1b7c37SLars Poeschel printf("Error %d registering USB_ETHER\n", rv); 2351c1b7c37SLars Poeschel else 2361c1b7c37SLars Poeschel n += rv; 2371c1b7c37SLars Poeschel #endif 2381c1b7c37SLars Poeschel return n; 2391c1b7c37SLars Poeschel } 2401c1b7c37SLars Poeschel #endif 241