xref: /rk3399_rockchip-uboot/board/nvidia/jetson-tk1/jetson-tk1.c (revision 90aa625c9a9e1fb7a2f001fd8e50099bacaf92b8)
1e04bfdacSStephen Warren /*
2e04bfdacSStephen Warren  * (C) Copyright 2014
3e04bfdacSStephen Warren  * NVIDIA Corporation <www.nvidia.com>
4e04bfdacSStephen Warren  *
5e04bfdacSStephen Warren  * SPDX-License-Identifier:     GPL-2.0+
6e04bfdacSStephen Warren  */
7e04bfdacSStephen Warren 
8e04bfdacSStephen Warren #include <common.h>
9e3f44f5cSSimon Glass #include <dm.h>
106e2fca94SThierry Reding #include <power/as3722.h>
11e3f44f5cSSimon Glass #include <power/pmic.h>
126e2fca94SThierry Reding 
139348532fSStephen Warren #include <asm/arch/gpio.h>
14e04bfdacSStephen Warren #include <asm/arch/pinmux.h>
156e2fca94SThierry Reding 
16e04bfdacSStephen Warren #include "pinmux-config-jetson-tk1.h"
17e04bfdacSStephen Warren 
186e2fca94SThierry Reding DECLARE_GLOBAL_DATA_PTR;
196e2fca94SThierry Reding 
20e04bfdacSStephen Warren /*
21e04bfdacSStephen Warren  * Routine: pinmux_init
22e04bfdacSStephen Warren  * Description: Do individual peripheral pinmux configs
23e04bfdacSStephen Warren  */
pinmux_init(void)24e04bfdacSStephen Warren void pinmux_init(void)
25e04bfdacSStephen Warren {
26c1fe92feSStephen Warren 	pinmux_clear_tristate_input_clamping();
274ff213b8SStephen Warren 
289348532fSStephen Warren 	gpio_config_table(jetson_tk1_gpio_inits,
299348532fSStephen Warren 			  ARRAY_SIZE(jetson_tk1_gpio_inits));
309348532fSStephen Warren 
31e04bfdacSStephen Warren 	pinmux_config_pingrp_table(jetson_tk1_pingrps,
32e04bfdacSStephen Warren 				   ARRAY_SIZE(jetson_tk1_pingrps));
33e04bfdacSStephen Warren 
34e04bfdacSStephen Warren 	pinmux_config_drvgrp_table(jetson_tk1_drvgrps,
35e04bfdacSStephen Warren 				   ARRAY_SIZE(jetson_tk1_drvgrps));
36bbca7108SStephen Warren 
37bbca7108SStephen Warren 	pinmux_config_mipipadctrlgrp_table(jetson_tk1_mipipadctrlgrps,
38bbca7108SStephen Warren 					ARRAY_SIZE(jetson_tk1_mipipadctrlgrps));
39e04bfdacSStephen Warren }
406e2fca94SThierry Reding 
416e2fca94SThierry Reding #ifdef CONFIG_PCI_TEGRA
42e3f44f5cSSimon Glass /* TODO: Convert to driver model */
as3722_sd_enable(struct udevice * pmic,unsigned int sd)43e3f44f5cSSimon Glass static int as3722_sd_enable(struct udevice *pmic, unsigned int sd)
446e2fca94SThierry Reding {
456e2fca94SThierry Reding 	int err;
466e2fca94SThierry Reding 
47e3f44f5cSSimon Glass 	if (sd > 6)
48e3f44f5cSSimon Glass 		return -EINVAL;
49e3f44f5cSSimon Glass 
50e3f44f5cSSimon Glass 	err = pmic_clrsetbits(pmic, AS3722_SD_CONTROL, 0, 1 << sd);
516e2fca94SThierry Reding 	if (err) {
52*90aa625cSMasahiro Yamada 		pr_err("failed to update SD control register: %d", err);
536e2fca94SThierry Reding 		return err;
546e2fca94SThierry Reding 	}
556e2fca94SThierry Reding 
56e3f44f5cSSimon Glass 	return 0;
576e2fca94SThierry Reding }
586e2fca94SThierry Reding 
tegra_pcie_board_init(void)59e3f44f5cSSimon Glass int tegra_pcie_board_init(void)
60e3f44f5cSSimon Glass {
61e3f44f5cSSimon Glass 	struct udevice *dev;
62e3f44f5cSSimon Glass 	int ret;
63e3f44f5cSSimon Glass 
64e3f44f5cSSimon Glass 	ret = uclass_get_device_by_driver(UCLASS_PMIC,
65e3f44f5cSSimon Glass 					  DM_GET_DRIVER(pmic_as3722), &dev);
66e3f44f5cSSimon Glass 	if (ret) {
67e3f44f5cSSimon Glass 		debug("%s: Failed to find PMIC\n", __func__);
68e3f44f5cSSimon Glass 		return ret;
69e3f44f5cSSimon Glass 	}
70e3f44f5cSSimon Glass 
71e3f44f5cSSimon Glass 	ret = as3722_sd_enable(dev, 4);
72e3f44f5cSSimon Glass 	if (ret < 0) {
73*90aa625cSMasahiro Yamada 		pr_err("failed to enable SD4: %d\n", ret);
74e3f44f5cSSimon Glass 		return ret;
75e3f44f5cSSimon Glass 	}
76e3f44f5cSSimon Glass 
77e3f44f5cSSimon Glass 	ret = as3722_sd_set_voltage(dev, 4, 0x24);
78e3f44f5cSSimon Glass 	if (ret < 0) {
79*90aa625cSMasahiro Yamada 		pr_err("failed to set SD4 voltage: %d\n", ret);
80e3f44f5cSSimon Glass 		return ret;
816e2fca94SThierry Reding 	}
826e2fca94SThierry Reding 
836e2fca94SThierry Reding 	return 0;
846e2fca94SThierry Reding }
856e2fca94SThierry Reding #endif /* PCI */
86