1ae691e57SStefan Roese /*
2ae691e57SStefan Roese * (C) Copyright 2008 Stefan Roese <sr@denx.de>, DENX Software Engineering
3ae691e57SStefan Roese *
4ae691e57SStefan Roese * Copyright (C) 2006 Micronas GmbH
5ae691e57SStefan Roese *
6*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
7ae691e57SStefan Roese */
8ae691e57SStefan Roese
9ae691e57SStefan Roese #include <common.h>
10ae691e57SStefan Roese #include "vct.h"
11ae691e57SStefan Roese
12ae691e57SStefan Roese typedef union _TOP_PINMUX_t
13ae691e57SStefan Roese {
14ae691e57SStefan Roese u32 reg;
15ae691e57SStefan Roese struct {
16ae691e57SStefan Roese u32 res : 24; /* reserved */
17ae691e57SStefan Roese u32 drive : 2; /* Driver strength */
18ae691e57SStefan Roese u32 slew : 1; /* Slew rate */
19ae691e57SStefan Roese u32 strig : 1; /* Schmitt trigger input*/
20ae691e57SStefan Roese u32 pu_pd : 2; /* Pull up/ pull down */
21ae691e57SStefan Roese u32 funsel : 2; /* Pin function */
22ae691e57SStefan Roese } Bits;
23ae691e57SStefan Roese } TOP_PINMUX_t;
24ae691e57SStefan Roese
25ae691e57SStefan Roese #if defined(CONFIG_VCT_PREMIUM) || defined(CONFIG_VCT_PLATINUM)
26ae691e57SStefan Roese
top_read_pin(int pin)27ae691e57SStefan Roese static TOP_PINMUX_t top_read_pin(int pin)
28ae691e57SStefan Roese {
29ae691e57SStefan Roese TOP_PINMUX_t reg;
30ae691e57SStefan Roese
31ae691e57SStefan Roese switch (pin) {
32ae691e57SStefan Roese case 2:
33ae691e57SStefan Roese case 3:
34ae691e57SStefan Roese case 6:
35ae691e57SStefan Roese case 9:
36ae691e57SStefan Roese reg.reg = 0xdeadbeef;
37ae691e57SStefan Roese break;
38ae691e57SStefan Roese case 4:
39ae691e57SStefan Roese reg.reg = reg_read(FWSRAM_TOP_SCL_CFG(FWSRAM_BASE));
40ae691e57SStefan Roese break;
41ae691e57SStefan Roese case 5:
42ae691e57SStefan Roese reg.reg = reg_read(FWSRAM_TOP_SDA_CFG(FWSRAM_BASE));
43ae691e57SStefan Roese break;
44ae691e57SStefan Roese case 7:
45ae691e57SStefan Roese reg.reg = reg_read(FWSRAM_TOP_TDO_CFG(FWSRAM_BASE));
46ae691e57SStefan Roese break;
47ae691e57SStefan Roese case 8:
48ae691e57SStefan Roese reg.reg = reg_read(FWSRAM_TOP_GPIO2_0_CFG(FWSRAM_BASE));
49ae691e57SStefan Roese break;
50ae691e57SStefan Roese case 10:
51ae691e57SStefan Roese case 11:
52ae691e57SStefan Roese case 12:
53ae691e57SStefan Roese case 13:
54ae691e57SStefan Roese case 14:
55ae691e57SStefan Roese case 15:
56ae691e57SStefan Roese case 16:
57ae691e57SStefan Roese reg.reg = reg_read(FWSRAM_BASE + FWSRAM_TOP_GPIO2_1_CFG_OFFS +
58ae691e57SStefan Roese ((pin - 10) * 4));
59ae691e57SStefan Roese break;
60ae691e57SStefan Roese default:
61ae691e57SStefan Roese reg.reg = reg_read(TOP_BASE + (pin * 4));
62ae691e57SStefan Roese break;
63ae691e57SStefan Roese }
64ae691e57SStefan Roese
65ae691e57SStefan Roese return reg;
66ae691e57SStefan Roese }
67ae691e57SStefan Roese
top_write_pin(int pin,TOP_PINMUX_t reg)68ae691e57SStefan Roese static void top_write_pin(int pin, TOP_PINMUX_t reg)
69ae691e57SStefan Roese {
70ae691e57SStefan Roese
71ae691e57SStefan Roese switch (pin) {
72ae691e57SStefan Roese case 4:
73ae691e57SStefan Roese reg_write(FWSRAM_TOP_SCL_CFG(FWSRAM_BASE), reg.reg);
74ae691e57SStefan Roese break;
75ae691e57SStefan Roese case 5:
76ae691e57SStefan Roese reg_write(FWSRAM_TOP_SDA_CFG(FWSRAM_BASE), reg.reg);
77ae691e57SStefan Roese break;
78ae691e57SStefan Roese case 7:
79ae691e57SStefan Roese reg_write(FWSRAM_TOP_TDO_CFG(FWSRAM_BASE), reg.reg);
80ae691e57SStefan Roese break;
81ae691e57SStefan Roese case 8:
82ae691e57SStefan Roese reg_write(FWSRAM_TOP_GPIO2_0_CFG(FWSRAM_BASE), reg.reg);
83ae691e57SStefan Roese break;
84ae691e57SStefan Roese case 10:
85ae691e57SStefan Roese case 11:
86ae691e57SStefan Roese case 12:
87ae691e57SStefan Roese case 13:
88ae691e57SStefan Roese case 14:
89ae691e57SStefan Roese case 15:
90ae691e57SStefan Roese case 16:
91ae691e57SStefan Roese reg_write(FWSRAM_BASE + FWSRAM_TOP_GPIO2_1_CFG_OFFS +
92ae691e57SStefan Roese ((pin - 10) * 4), reg.reg);
93ae691e57SStefan Roese break;
94ae691e57SStefan Roese default:
95ae691e57SStefan Roese reg_write(TOP_BASE + (pin * 4), reg.reg);
96ae691e57SStefan Roese break;
97ae691e57SStefan Roese }
98ae691e57SStefan Roese }
99ae691e57SStefan Roese
top_set_pin(int pin,int func)100ae691e57SStefan Roese int top_set_pin(int pin, int func)
101ae691e57SStefan Roese {
102ae691e57SStefan Roese TOP_PINMUX_t reg;
103ae691e57SStefan Roese
104ae691e57SStefan Roese /* check global range */
105ae691e57SStefan Roese if ((pin < 0) || (pin > 170) || (func < 0) || (func > 3))
106ae691e57SStefan Roese return -1; /* pin number or function out of valid range */
107ae691e57SStefan Roese
108ae691e57SStefan Roese /* check undefined values; */
109ae691e57SStefan Roese if ((pin == 2) || (pin == 3) || (pin == 6) || (pin == 9))
110ae691e57SStefan Roese return -1; /* pin number out of valid range */
111ae691e57SStefan Roese
112ae691e57SStefan Roese reg = top_read_pin(pin);
113ae691e57SStefan Roese reg.Bits.funsel = func;
114ae691e57SStefan Roese top_write_pin(pin, reg);
115ae691e57SStefan Roese
116ae691e57SStefan Roese return 0;
117ae691e57SStefan Roese }
118ae691e57SStefan Roese
119ae691e57SStefan Roese #endif
120ae691e57SStefan Roese
121ae691e57SStefan Roese #if defined(CONFIG_VCT_PLATINUMAVC)
122ae691e57SStefan Roese
top_set_pin(int pin,int func)123ae691e57SStefan Roese int top_set_pin(int pin, int func)
124ae691e57SStefan Roese {
125ae691e57SStefan Roese TOP_PINMUX_t reg;
126ae691e57SStefan Roese
127ae691e57SStefan Roese /* check global range */
128ae691e57SStefan Roese if ((pin < 0) || (pin > 158))
129ae691e57SStefan Roese return -1; /* pin number or function out of valid range */
130ae691e57SStefan Roese
131ae691e57SStefan Roese reg.reg = reg_read(TOP_BASE + (pin * 4));
132ae691e57SStefan Roese reg.Bits.funsel = func;
133ae691e57SStefan Roese reg_write(TOP_BASE + (pin * 4), reg.reg);
134ae691e57SStefan Roese
135ae691e57SStefan Roese return 0;
136ae691e57SStefan Roese }
137ae691e57SStefan Roese
138ae691e57SStefan Roese #endif
139ae691e57SStefan Roese
vct_pin_mux_initialize(void)140ae691e57SStefan Roese void vct_pin_mux_initialize(void)
141ae691e57SStefan Roese {
142ae691e57SStefan Roese #if defined(CONFIG_VCT_PREMIUM) || defined(CONFIG_VCT_PLATINUM)
143ae691e57SStefan Roese top_set_pin(34, 01); /* EBI_CS0 */
144ae691e57SStefan Roese top_set_pin(33, 01); /* EBI_CS1 */
145ae691e57SStefan Roese top_set_pin(32, 01); /* EBI_CS2 */
146ae691e57SStefan Roese top_set_pin(100, 02); /* EBI_CS3 */
147ae691e57SStefan Roese top_set_pin(101, 02); /* EBI_CS4 */
148ae691e57SStefan Roese top_set_pin(102, 02); /* EBI_CS5 */
149ae691e57SStefan Roese top_set_pin(103, 02); /* EBI_CS6 */
150ae691e57SStefan Roese top_set_pin(104, 02); /* EBI_CS7 top_set_pin(104,03); EBI_GENIO3 */
151ae691e57SStefan Roese top_set_pin(35, 01); /* EBI_ALE */
152ae691e57SStefan Roese top_set_pin(36, 01); /* EBI_ADDR15 */
153ae691e57SStefan Roese top_set_pin(37, 01); /* EBI_ADDR14 top_set_pin(78,03); EBI_ADDR14 */
154ae691e57SStefan Roese top_set_pin(38, 01); /* EBI_ADDR13 */
155ae691e57SStefan Roese top_set_pin(39, 01); /* EBI_ADDR12 */
156ae691e57SStefan Roese top_set_pin(40, 01); /* EBI_ADDR11 */
157ae691e57SStefan Roese top_set_pin(41, 01); /* EBI_ADDR10 */
158ae691e57SStefan Roese top_set_pin(42, 01); /* EBI_ADDR9 */
159ae691e57SStefan Roese top_set_pin(43, 01); /* EBI_ADDR8 */
160ae691e57SStefan Roese top_set_pin(44, 01); /* EBI_ADDR7 */
161ae691e57SStefan Roese top_set_pin(45, 01); /* EBI_ADDR6 */
162ae691e57SStefan Roese top_set_pin(46, 01); /* EBI_ADDR5 */
163ae691e57SStefan Roese top_set_pin(47, 01); /* EBI_ADDR4 */
164ae691e57SStefan Roese top_set_pin(48, 01); /* EBI_ADDR3 */
165ae691e57SStefan Roese top_set_pin(49, 01); /* EBI_ADDR2 */
166ae691e57SStefan Roese top_set_pin(50, 01); /* EBI_ADDR1 */
167ae691e57SStefan Roese top_set_pin(51, 01); /* EBI_ADDR0 */
168ae691e57SStefan Roese top_set_pin(52, 01); /* EBI_DIR */
169ae691e57SStefan Roese top_set_pin(53, 01); /* EBI_DAT15 top_set_pin(81,01); EBI_DAT15 */
170ae691e57SStefan Roese top_set_pin(54, 01); /* EBI_DAT14 top_set_pin(82,01); EBI_DAT14 */
171ae691e57SStefan Roese top_set_pin(55, 01); /* EBI_DAT13 top_set_pin(83,01); EBI_DAT13 */
172ae691e57SStefan Roese top_set_pin(56, 01); /* EBI_DAT12 top_set_pin(84,01); EBI_DAT12 */
173ae691e57SStefan Roese top_set_pin(57, 01); /* EBI_DAT11 top_set_pin(85,01); EBI_DAT11 */
174ae691e57SStefan Roese top_set_pin(58, 01); /* EBI_DAT10 top_set_pin(86,01); EBI_DAT10 */
175ae691e57SStefan Roese top_set_pin(59, 01); /* EBI_DAT9 top_set_pin(87,01); EBI_DAT9 */
176ae691e57SStefan Roese top_set_pin(60, 01); /* EBI_DAT8 top_set_pin(88,01); EBI_DAT8 */
177ae691e57SStefan Roese top_set_pin(61, 01); /* EBI_DAT7 */
178ae691e57SStefan Roese top_set_pin(62, 01); /* EBI_DAT6 */
179ae691e57SStefan Roese top_set_pin(63, 01); /* EBI_DAT5 */
180ae691e57SStefan Roese top_set_pin(64, 01); /* EBI_DAT4 */
181ae691e57SStefan Roese top_set_pin(65, 01); /* EBI_DAT3 */
182ae691e57SStefan Roese top_set_pin(66, 01); /* EBI_DAT2 */
183ae691e57SStefan Roese top_set_pin(67, 01); /* EBI_DAT1 */
184ae691e57SStefan Roese top_set_pin(68, 01); /* EBI_DAT0 */
185ae691e57SStefan Roese top_set_pin(69, 01); /* EBI_IORD */
186ae691e57SStefan Roese top_set_pin(70, 01); /* EBI_IOWR */
187ae691e57SStefan Roese top_set_pin(71, 01); /* EBI_WE */
188ae691e57SStefan Roese top_set_pin(72, 01); /* EBI_OE */
189ae691e57SStefan Roese top_set_pin(73, 01); /* EBI_IORDY */
190ae691e57SStefan Roese top_set_pin(95, 02); /* EBI_EBI_DMACK*/
191ae691e57SStefan Roese top_set_pin(112, 02); /* EBI_IRQ0 */
192ae691e57SStefan Roese top_set_pin(111, 02); /* EBI_IRQ1 top_set_pin(111,03); EBI_DMARQ */
193ae691e57SStefan Roese top_set_pin(107, 02); /* EBI_IRQ2 */
194ae691e57SStefan Roese top_set_pin(108, 02); /* EBI_IRQ3 */
195ae691e57SStefan Roese top_set_pin(30, 01); /* EBI_GENIO1 top_set_pin(99,03); EBI_GENIO1 */
196ae691e57SStefan Roese top_set_pin(31, 01); /* EBI_GENIO2 top_set_pin(98,03); EBI_GENIO2 */
197ae691e57SStefan Roese top_set_pin(105, 02); /* EBI_GENIO3 top_set_pin(104,03); EBI_GENIO3 */
198ae691e57SStefan Roese top_set_pin(106, 02); /* EBI_GENIO4 top_set_pin(144,02); EBI_GENIO4 */
199ae691e57SStefan Roese top_set_pin(109, 02); /* EBI_GENIO5 top_set_pin(142,02); EBI_GENIO5 */
200ae691e57SStefan Roese top_set_pin(110, 02); /* EBI_BURST_CLK */
201ae691e57SStefan Roese #endif
202ae691e57SStefan Roese
203ae691e57SStefan Roese #if defined(CONFIG_VCT_PLATINUMAVC)
204ae691e57SStefan Roese top_set_pin(19, 01); /* EBI_CS0 */
205ae691e57SStefan Roese top_set_pin(18, 01); /* EBI_CS1 */
206ae691e57SStefan Roese top_set_pin(17, 01); /* EBI_CS2 */
207ae691e57SStefan Roese top_set_pin(92, 02); /* EBI_CS3 */
208ae691e57SStefan Roese top_set_pin(93, 02); /* EBI_CS4 */
209ae691e57SStefan Roese top_set_pin(95, 02); /* EBI_CS6 */
210ae691e57SStefan Roese top_set_pin(96, 02); /* EBI_CS7 top_set_pin(104,03); EBI_GENIO3 */
211ae691e57SStefan Roese top_set_pin(20, 01); /* EBI_ALE */
212ae691e57SStefan Roese top_set_pin(21, 01); /* EBI_ADDR15 */
213ae691e57SStefan Roese top_set_pin(22, 01); /* EBI_ADDR14 top_set_pin(78,03); EBI_ADDR14 */
214ae691e57SStefan Roese top_set_pin(23, 01); /* EBI_ADDR13 */
215ae691e57SStefan Roese top_set_pin(24, 01); /* EBI_ADDR12 */
216ae691e57SStefan Roese top_set_pin(25, 01); /* EBI_ADDR11 */
217ae691e57SStefan Roese top_set_pin(26, 01); /* EBI_ADDR10 */
218ae691e57SStefan Roese top_set_pin(27, 01); /* EBI_ADDR9 */
219ae691e57SStefan Roese top_set_pin(28, 01); /* EBI_ADDR8 */
220ae691e57SStefan Roese top_set_pin(29, 01); /* EBI_ADDR7 */
221ae691e57SStefan Roese top_set_pin(30, 01); /* EBI_ADDR6 */
222ae691e57SStefan Roese top_set_pin(31, 01); /* EBI_ADDR5 */
223ae691e57SStefan Roese top_set_pin(32, 01); /* EBI_ADDR4 */
224ae691e57SStefan Roese top_set_pin(33, 01); /* EBI_ADDR3 */
225ae691e57SStefan Roese top_set_pin(34, 01); /* EBI_ADDR2 */
226ae691e57SStefan Roese top_set_pin(35, 01); /* EBI_ADDR1 */
227ae691e57SStefan Roese top_set_pin(36, 01); /* EBI_ADDR0 */
228ae691e57SStefan Roese top_set_pin(37, 01); /* EBI_DIR */
229ae691e57SStefan Roese top_set_pin(38, 01); /* EBI_DAT15 top_set_pin(81,01); EBI_DAT15 */
230ae691e57SStefan Roese top_set_pin(39, 01); /* EBI_DAT14 top_set_pin(82,01); EBI_DAT14 */
231ae691e57SStefan Roese top_set_pin(40, 01); /* EBI_DAT13 top_set_pin(83,01); EBI_DAT13 */
232ae691e57SStefan Roese top_set_pin(41, 01); /* EBI_DAT12 top_set_pin(84,01); EBI_DAT12 */
233ae691e57SStefan Roese top_set_pin(42, 01); /* EBI_DAT11 top_set_pin(85,01); EBI_DAT11 */
234ae691e57SStefan Roese top_set_pin(43, 01); /* EBI_DAT10 top_set_pin(86,01); EBI_DAT10 */
235ae691e57SStefan Roese top_set_pin(44, 01); /* EBI_DAT9 top_set_pin(87,01); EBI_DAT9 */
236ae691e57SStefan Roese top_set_pin(45, 01); /* EBI_DAT8 top_set_pin(88,01); EBI_DAT8 */
237ae691e57SStefan Roese top_set_pin(46, 01); /* EBI_DAT7 */
238ae691e57SStefan Roese top_set_pin(47, 01); /* EBI_DAT6 */
239ae691e57SStefan Roese top_set_pin(48, 01); /* EBI_DAT5 */
240ae691e57SStefan Roese top_set_pin(49, 01); /* EBI_DAT4 */
241ae691e57SStefan Roese top_set_pin(50, 01); /* EBI_DAT3 */
242ae691e57SStefan Roese top_set_pin(51, 01); /* EBI_DAT2 */
243ae691e57SStefan Roese top_set_pin(52, 01); /* EBI_DAT1 */
244ae691e57SStefan Roese top_set_pin(53, 01); /* EBI_DAT0 */
245ae691e57SStefan Roese top_set_pin(54, 01); /* EBI_IORD */
246ae691e57SStefan Roese top_set_pin(55, 01); /* EBI_IOWR */
247ae691e57SStefan Roese top_set_pin(56, 01); /* EBI_WE */
248ae691e57SStefan Roese top_set_pin(57, 01); /* EBI_OE */
249ae691e57SStefan Roese top_set_pin(58, 01); /* EBI_IORDY */
250ae691e57SStefan Roese top_set_pin(87, 02); /* EBI_EBI_DMACK*/
251ae691e57SStefan Roese top_set_pin(106, 02); /* EBI_IRQ0 */
252ae691e57SStefan Roese top_set_pin(105, 02); /* EBI_IRQ1 top_set_pin(111,03); EBI_DMARQ */
253ae691e57SStefan Roese top_set_pin(101, 02); /* EBI_IRQ2 */
254ae691e57SStefan Roese top_set_pin(102, 02); /* EBI_IRQ3 */
255ae691e57SStefan Roese top_set_pin(15, 01); /* EBI_GENIO1 top_set_pin(99,03); EBI_GENIO1 */
256ae691e57SStefan Roese top_set_pin(16, 01); /* EBI_GENIO2 top_set_pin(98,03); EBI_GENIO2 */
257ae691e57SStefan Roese top_set_pin(99, 02); /* EBI_GENIO3 top_set_pin(104,03); EBI_GENIO3 */
258ae691e57SStefan Roese top_set_pin(100, 02); /* EBI_GENIO4 top_set_pin(144,02); EBI_GENIO4 */
259ae691e57SStefan Roese top_set_pin(103, 02); /* EBI_GENIO5 top_set_pin(142,02); EBI_GENIO5 */
260ae691e57SStefan Roese top_set_pin(104, 02); /* EBI_BURST_CLK */
261ae691e57SStefan Roese #endif
262ae691e57SStefan Roese
263ae691e57SStefan Roese /* I2C: Configure I2C-2 as GPIO to enable soft-i2c */
264ae691e57SStefan Roese top_set_pin(0, 2); /* SCL2 on GPIO 11 */
265ae691e57SStefan Roese top_set_pin(1, 2); /* SDA2 on GPIO 10 */
266ae691e57SStefan Roese
267ae691e57SStefan Roese /* UART pins */
268ae691e57SStefan Roese #if defined(CONFIG_VCT_PREMIUM) || defined(CONFIG_VCT_PLATINUM)
269ae691e57SStefan Roese top_set_pin(141, 1);
270ae691e57SStefan Roese top_set_pin(143, 1);
271ae691e57SStefan Roese #endif
272ae691e57SStefan Roese #if defined(CONFIG_VCT_PLATINUMAVC)
273ae691e57SStefan Roese top_set_pin(107, 1);
274ae691e57SStefan Roese top_set_pin(109, 1);
275ae691e57SStefan Roese #endif
276ae691e57SStefan Roese }
277