1f91c09acSMarek Vasut /*
2f91c09acSMarek Vasut * Novena SPL
3f91c09acSMarek Vasut *
4f91c09acSMarek Vasut * Copyright (C) 2014 Marek Vasut <marex@denx.de>
5f91c09acSMarek Vasut *
6f91c09acSMarek Vasut * SPDX-License-Identifier: GPL-2.0+
7f91c09acSMarek Vasut */
8f91c09acSMarek Vasut
9f91c09acSMarek Vasut #include <common.h>
10f91c09acSMarek Vasut #include <asm/io.h>
11f91c09acSMarek Vasut #include <asm/arch/clock.h>
12f91c09acSMarek Vasut #include <asm/arch/iomux.h>
13f91c09acSMarek Vasut #include <asm/arch/mx6-ddr.h>
14f91c09acSMarek Vasut #include <asm/arch/mx6-pins.h>
15f91c09acSMarek Vasut #include <asm/arch/sys_proto.h>
16f91c09acSMarek Vasut #include <asm/gpio.h>
17*552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
18*552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
19*552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
207d29acd9SFabio Estevam #include <asm/arch/crm_regs.h>
21f91c09acSMarek Vasut #include <i2c.h>
22f91c09acSMarek Vasut #include <mmc.h>
23f91c09acSMarek Vasut #include <fsl_esdhc.h>
24f91c09acSMarek Vasut #include <spl.h>
25f91c09acSMarek Vasut
26f91c09acSMarek Vasut #include <asm/arch/mx6-ddr.h>
27f91c09acSMarek Vasut
28d59d7b91SMarek Vasut #include "novena.h"
29d59d7b91SMarek Vasut
30f91c09acSMarek Vasut DECLARE_GLOBAL_DATA_PTR;
31f91c09acSMarek Vasut
32f91c09acSMarek Vasut #define UART_PAD_CTRL \
33f91c09acSMarek Vasut (PAD_CTL_PKE | PAD_CTL_PUE | \
34f91c09acSMarek Vasut PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
35f91c09acSMarek Vasut PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
36f91c09acSMarek Vasut
37f91c09acSMarek Vasut #define USDHC_PAD_CTRL \
38f91c09acSMarek Vasut (PAD_CTL_PKE | PAD_CTL_PUE | \
39f91c09acSMarek Vasut PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
40f91c09acSMarek Vasut PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
41f91c09acSMarek Vasut
42f91c09acSMarek Vasut #define ENET_PAD_CTRL \
43f91c09acSMarek Vasut (PAD_CTL_PKE | PAD_CTL_PUE | \
44f91c09acSMarek Vasut PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
45f91c09acSMarek Vasut PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
46f91c09acSMarek Vasut
47b99ed276SNikolay Dimitrov #define ENET_PHY_CFG_PAD_CTRL \
48b99ed276SNikolay Dimitrov (PAD_CTL_PKE | PAD_CTL_PUE | \
49b99ed276SNikolay Dimitrov PAD_CTL_PUS_22K_UP | PAD_CTL_HYS)
50b99ed276SNikolay Dimitrov
51f91c09acSMarek Vasut #define RGMII_PAD_CTRL \
52f91c09acSMarek Vasut (PAD_CTL_PKE | PAD_CTL_PUE | \
53f91c09acSMarek Vasut PAD_CTL_PUS_100K_UP | PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
54f91c09acSMarek Vasut
55f91c09acSMarek Vasut #define SPI_PAD_CTRL \
56f91c09acSMarek Vasut (PAD_CTL_HYS | \
57f91c09acSMarek Vasut PAD_CTL_PUS_100K_DOWN | PAD_CTL_SPEED_MED | \
58f91c09acSMarek Vasut PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
59f91c09acSMarek Vasut
60f91c09acSMarek Vasut #define I2C_PAD_CTRL \
61f91c09acSMarek Vasut (PAD_CTL_PKE | PAD_CTL_PUE | \
62f91c09acSMarek Vasut PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
63f91c09acSMarek Vasut PAD_CTL_DSE_240ohm | PAD_CTL_HYS | \
64f91c09acSMarek Vasut PAD_CTL_ODE)
65f91c09acSMarek Vasut
66f91c09acSMarek Vasut #define BUTTON_PAD_CTRL \
67f91c09acSMarek Vasut (PAD_CTL_PKE | PAD_CTL_PUE | \
68f91c09acSMarek Vasut PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
69f91c09acSMarek Vasut PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
70f91c09acSMarek Vasut
71f91c09acSMarek Vasut #define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
72f91c09acSMarek Vasut
73f91c09acSMarek Vasut /*
74f91c09acSMarek Vasut * Audio
75f91c09acSMarek Vasut */
76f91c09acSMarek Vasut static iomux_v3_cfg_t audio_pads[] = {
77f91c09acSMarek Vasut /* AUD_PWRON */
78f91c09acSMarek Vasut MX6_PAD_DISP0_DAT23__GPIO5_IO17 | MUX_PAD_CTRL(NO_PAD_CTRL),
79f91c09acSMarek Vasut };
80f91c09acSMarek Vasut
novena_spl_setup_iomux_audio(void)81f91c09acSMarek Vasut static void novena_spl_setup_iomux_audio(void)
82f91c09acSMarek Vasut {
83f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(audio_pads, ARRAY_SIZE(audio_pads));
84f91c09acSMarek Vasut gpio_direction_output(NOVENA_AUDIO_PWRON, 1);
85f91c09acSMarek Vasut }
86f91c09acSMarek Vasut
87f91c09acSMarek Vasut /*
88f91c09acSMarek Vasut * ENET
89f91c09acSMarek Vasut */
90f91c09acSMarek Vasut static iomux_v3_cfg_t enet_pads1[] = {
91f91c09acSMarek Vasut MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
92f91c09acSMarek Vasut MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
93f91c09acSMarek Vasut MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(RGMII_PAD_CTRL),
94f91c09acSMarek Vasut MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
95f91c09acSMarek Vasut MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
96f91c09acSMarek Vasut MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
97f91c09acSMarek Vasut MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
98f91c09acSMarek Vasut MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(RGMII_PAD_CTRL),
99f91c09acSMarek Vasut MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
100b99ed276SNikolay Dimitrov
101b99ed276SNikolay Dimitrov /* pin 35, PHY_AD2 */
102b99ed276SNikolay Dimitrov MX6_PAD_RGMII_RXC__GPIO6_IO30 | MUX_PAD_CTRL(ENET_PHY_CFG_PAD_CTRL),
103b99ed276SNikolay Dimitrov /* pin 32, MODE0 */
104b99ed276SNikolay Dimitrov MX6_PAD_RGMII_RD0__GPIO6_IO25 | MUX_PAD_CTRL(ENET_PHY_CFG_PAD_CTRL),
105b99ed276SNikolay Dimitrov /* pin 31, MODE1 */
106b99ed276SNikolay Dimitrov MX6_PAD_RGMII_RD1__GPIO6_IO27 | MUX_PAD_CTRL(ENET_PHY_CFG_PAD_CTRL),
107b99ed276SNikolay Dimitrov /* pin 28, MODE2 */
108b99ed276SNikolay Dimitrov MX6_PAD_RGMII_RD2__GPIO6_IO28 | MUX_PAD_CTRL(ENET_PHY_CFG_PAD_CTRL),
109b99ed276SNikolay Dimitrov /* pin 27, MODE3 */
110b99ed276SNikolay Dimitrov MX6_PAD_RGMII_RD3__GPIO6_IO29 | MUX_PAD_CTRL(ENET_PHY_CFG_PAD_CTRL),
111b99ed276SNikolay Dimitrov /* pin 33, CLK125_EN */
112b99ed276SNikolay Dimitrov MX6_PAD_RGMII_RX_CTL__GPIO6_IO24 | MUX_PAD_CTRL(ENET_PHY_CFG_PAD_CTRL),
113b99ed276SNikolay Dimitrov
114f91c09acSMarek Vasut /* pin 42 PHY nRST */
115f91c09acSMarek Vasut MX6_PAD_EIM_D23__GPIO3_IO23 | MUX_PAD_CTRL(NO_PAD_CTRL),
116f91c09acSMarek Vasut };
117f91c09acSMarek Vasut
118f91c09acSMarek Vasut static iomux_v3_cfg_t enet_pads2[] = {
119f91c09acSMarek Vasut MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(RGMII_PAD_CTRL),
120f91c09acSMarek Vasut MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
121f91c09acSMarek Vasut MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
122f91c09acSMarek Vasut MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
123f91c09acSMarek Vasut MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(RGMII_PAD_CTRL),
124f91c09acSMarek Vasut MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(RGMII_PAD_CTRL),
125f91c09acSMarek Vasut };
126f91c09acSMarek Vasut
novena_spl_setup_iomux_enet(void)127f91c09acSMarek Vasut static void novena_spl_setup_iomux_enet(void)
128f91c09acSMarek Vasut {
129f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(enet_pads1, ARRAY_SIZE(enet_pads1));
130f91c09acSMarek Vasut
131b99ed276SNikolay Dimitrov /* Assert Ethernet PHY nRST */
132f91c09acSMarek Vasut gpio_direction_output(IMX_GPIO_NR(3, 23), 0);
133f91c09acSMarek Vasut
134b99ed276SNikolay Dimitrov /*
135b99ed276SNikolay Dimitrov * Use imx6 internal pull-ups to drive PHY mode pins during PHY reset
136b99ed276SNikolay Dimitrov * de-assertion. The intention is to use weak signal drivers (pull-ups)
137b99ed276SNikolay Dimitrov * to prevent the conflict between PHY pins becoming outputs after
138b99ed276SNikolay Dimitrov * reset and imx6 still driving the pins. The issue is described in PHY
139b99ed276SNikolay Dimitrov * datasheet, p.14
140b99ed276SNikolay Dimitrov */
141b99ed276SNikolay Dimitrov gpio_direction_input(IMX_GPIO_NR(6, 30)); /* PHY_AD2 = 1 */
142b99ed276SNikolay Dimitrov gpio_direction_input(IMX_GPIO_NR(6, 25)); /* MODE0 = 1 */
143b99ed276SNikolay Dimitrov gpio_direction_input(IMX_GPIO_NR(6, 27)); /* MODE1 = 1 */
144b99ed276SNikolay Dimitrov gpio_direction_input(IMX_GPIO_NR(6, 28)); /* MODE2 = 1 */
145b99ed276SNikolay Dimitrov gpio_direction_input(IMX_GPIO_NR(6, 29)); /* MODE3 = 1 */
146b99ed276SNikolay Dimitrov gpio_direction_input(IMX_GPIO_NR(6, 24)); /* CLK125_EN = 1 */
147b99ed276SNikolay Dimitrov
148b99ed276SNikolay Dimitrov /* Following reset timing (p.53, fig.8 from the PHY datasheet) */
149b99ed276SNikolay Dimitrov mdelay(10);
150b99ed276SNikolay Dimitrov
151b99ed276SNikolay Dimitrov /* De-assert Ethernet PHY nRST */
152b99ed276SNikolay Dimitrov gpio_set_value(IMX_GPIO_NR(3, 23), 1);
153b99ed276SNikolay Dimitrov
154b99ed276SNikolay Dimitrov /* PHY is now configured, connect FEC to the pads */
155f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(enet_pads2, ARRAY_SIZE(enet_pads2));
156b99ed276SNikolay Dimitrov
157b99ed276SNikolay Dimitrov /*
158b99ed276SNikolay Dimitrov * PHY datasheet recommends on p.53 to wait at least 100us after reset
159b99ed276SNikolay Dimitrov * before using MII, so we enforce the delay here
160b99ed276SNikolay Dimitrov */
161b99ed276SNikolay Dimitrov udelay(100);
162f91c09acSMarek Vasut }
163f91c09acSMarek Vasut
164f91c09acSMarek Vasut /*
165f91c09acSMarek Vasut * FPGA
166f91c09acSMarek Vasut */
167f91c09acSMarek Vasut static iomux_v3_cfg_t fpga_pads[] = {
168f91c09acSMarek Vasut /* FPGA_RESET_N */
169f91c09acSMarek Vasut MX6_PAD_DISP0_DAT13__GPIO5_IO07 | MUX_PAD_CTRL(NO_PAD_CTRL),
170f91c09acSMarek Vasut };
171f91c09acSMarek Vasut
novena_spl_setup_iomux_fpga(void)172f91c09acSMarek Vasut static void novena_spl_setup_iomux_fpga(void)
173f91c09acSMarek Vasut {
174f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(fpga_pads, ARRAY_SIZE(fpga_pads));
175f91c09acSMarek Vasut gpio_direction_output(NOVENA_FPGA_RESET_N_GPIO, 0);
176f91c09acSMarek Vasut }
177f91c09acSMarek Vasut
178f91c09acSMarek Vasut /*
179f91c09acSMarek Vasut * GPIO Button
180f91c09acSMarek Vasut */
181f91c09acSMarek Vasut static iomux_v3_cfg_t button_pads[] = {
182f91c09acSMarek Vasut /* Debug */
183f91c09acSMarek Vasut MX6_PAD_KEY_COL4__GPIO4_IO14 | MUX_PAD_CTRL(BUTTON_PAD_CTRL),
184f91c09acSMarek Vasut };
185f91c09acSMarek Vasut
novena_spl_setup_iomux_buttons(void)186f91c09acSMarek Vasut static void novena_spl_setup_iomux_buttons(void)
187f91c09acSMarek Vasut {
188f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(button_pads, ARRAY_SIZE(button_pads));
189f91c09acSMarek Vasut }
190f91c09acSMarek Vasut
191f91c09acSMarek Vasut /*
192f91c09acSMarek Vasut * I2C
193f91c09acSMarek Vasut */
194f91c09acSMarek Vasut /*
195f91c09acSMarek Vasut * I2C1:
196f91c09acSMarek Vasut * 0x1d ... MMA7455L
197f91c09acSMarek Vasut * 0x30 ... SO-DIMM temp sensor
198f91c09acSMarek Vasut * 0x44 ... STMPE610
199f91c09acSMarek Vasut * 0x50 ... SO-DIMM ID
200f91c09acSMarek Vasut */
201f91c09acSMarek Vasut struct i2c_pads_info i2c_pad_info0 = {
202f91c09acSMarek Vasut .scl = {
203f91c09acSMarek Vasut .i2c_mode = MX6_PAD_EIM_D21__I2C1_SCL | PC,
204f91c09acSMarek Vasut .gpio_mode = MX6_PAD_EIM_D21__GPIO3_IO21 | PC,
205f91c09acSMarek Vasut .gp = IMX_GPIO_NR(3, 21)
206f91c09acSMarek Vasut },
207f91c09acSMarek Vasut .sda = {
208f91c09acSMarek Vasut .i2c_mode = MX6_PAD_EIM_D28__I2C1_SDA | PC,
209f91c09acSMarek Vasut .gpio_mode = MX6_PAD_EIM_D28__GPIO3_IO28 | PC,
210f91c09acSMarek Vasut .gp = IMX_GPIO_NR(3, 28)
211f91c09acSMarek Vasut }
212f91c09acSMarek Vasut };
213f91c09acSMarek Vasut
214f91c09acSMarek Vasut /*
215f91c09acSMarek Vasut * I2C2:
216f91c09acSMarek Vasut * 0x08 ... PMIC
217f91c09acSMarek Vasut * 0x3a ... HDMI DCC
218f91c09acSMarek Vasut * 0x50 ... HDMI DCC
219f91c09acSMarek Vasut */
220f91c09acSMarek Vasut static struct i2c_pads_info i2c_pad_info1 = {
221f91c09acSMarek Vasut .scl = {
222f91c09acSMarek Vasut .i2c_mode = MX6_PAD_EIM_EB2__I2C2_SCL | PC,
223f91c09acSMarek Vasut .gpio_mode = MX6_PAD_EIM_EB2__GPIO2_IO30 | PC,
224f91c09acSMarek Vasut .gp = IMX_GPIO_NR(2, 30)
225f91c09acSMarek Vasut },
226f91c09acSMarek Vasut .sda = {
227f91c09acSMarek Vasut .i2c_mode = MX6_PAD_EIM_D16__I2C2_SDA | PC,
228f91c09acSMarek Vasut .gpio_mode = MX6_PAD_EIM_D16__GPIO3_IO16 | PC,
229f91c09acSMarek Vasut .gp = IMX_GPIO_NR(3, 16)
230f91c09acSMarek Vasut }
231f91c09acSMarek Vasut };
232f91c09acSMarek Vasut
233f91c09acSMarek Vasut /*
234f91c09acSMarek Vasut * I2C3:
235f91c09acSMarek Vasut * 0x11 ... ES8283
236f91c09acSMarek Vasut * 0x50 ... LCD EDID
237f91c09acSMarek Vasut * 0x56 ... EEPROM
238f91c09acSMarek Vasut */
239f91c09acSMarek Vasut static struct i2c_pads_info i2c_pad_info2 = {
240f91c09acSMarek Vasut .scl = {
241f91c09acSMarek Vasut .i2c_mode = MX6_PAD_EIM_D17__I2C3_SCL | PC,
242f91c09acSMarek Vasut .gpio_mode = MX6_PAD_EIM_D17__GPIO3_IO17 | PC,
243f91c09acSMarek Vasut .gp = IMX_GPIO_NR(3, 17)
244f91c09acSMarek Vasut },
245f91c09acSMarek Vasut .sda = {
246f91c09acSMarek Vasut .i2c_mode = MX6_PAD_EIM_D18__I2C3_SDA | PC,
247f91c09acSMarek Vasut .gpio_mode = MX6_PAD_EIM_D18__GPIO3_IO18 | PC,
248f91c09acSMarek Vasut .gp = IMX_GPIO_NR(3, 18)
249f91c09acSMarek Vasut }
250f91c09acSMarek Vasut };
251f91c09acSMarek Vasut
novena_spl_setup_iomux_i2c(void)252f91c09acSMarek Vasut static void novena_spl_setup_iomux_i2c(void)
253f91c09acSMarek Vasut {
254f91c09acSMarek Vasut setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info0);
255f91c09acSMarek Vasut setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
256f91c09acSMarek Vasut setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
257f91c09acSMarek Vasut }
258f91c09acSMarek Vasut
259f91c09acSMarek Vasut /*
260f91c09acSMarek Vasut * PCI express
261f91c09acSMarek Vasut */
262f91c09acSMarek Vasut #ifdef CONFIG_CMD_PCI
263f91c09acSMarek Vasut static iomux_v3_cfg_t pcie_pads[] = {
264f91c09acSMarek Vasut /* "Reset" pin */
265f91c09acSMarek Vasut MX6_PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
266f91c09acSMarek Vasut /* "Power on" pin */
267f91c09acSMarek Vasut MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
268f91c09acSMarek Vasut /* "Wake up" pin (input) */
269f91c09acSMarek Vasut MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
270f91c09acSMarek Vasut /* "Disable endpoint" (rfkill) pin */
271f91c09acSMarek Vasut MX6_PAD_EIM_A22__GPIO2_IO16 | MUX_PAD_CTRL(NO_PAD_CTRL),
272f91c09acSMarek Vasut };
273f91c09acSMarek Vasut
novena_spl_setup_iomux_pcie(void)274f91c09acSMarek Vasut static void novena_spl_setup_iomux_pcie(void)
275f91c09acSMarek Vasut {
276f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
277f91c09acSMarek Vasut
278f91c09acSMarek Vasut /* Ensure PCIe is powered down */
279f91c09acSMarek Vasut gpio_direction_output(NOVENA_PCIE_POWER_ON_GPIO, 0);
280f91c09acSMarek Vasut
281f91c09acSMarek Vasut /* Put the card into reset */
282f91c09acSMarek Vasut gpio_direction_output(NOVENA_PCIE_RESET_GPIO, 0);
283f91c09acSMarek Vasut
284f91c09acSMarek Vasut /* Input signal to wake system from mPCIe card */
285f91c09acSMarek Vasut gpio_direction_input(NOVENA_PCIE_WAKE_UP_GPIO);
286f91c09acSMarek Vasut
287f91c09acSMarek Vasut /* Drive RFKILL high, to ensure the radio is turned on */
288f91c09acSMarek Vasut gpio_direction_output(NOVENA_PCIE_DISABLE_GPIO, 1);
289f91c09acSMarek Vasut }
290f91c09acSMarek Vasut #else
novena_spl_setup_iomux_pcie(void)291f91c09acSMarek Vasut static inline void novena_spl_setup_iomux_pcie(void) {}
292f91c09acSMarek Vasut #endif
293f91c09acSMarek Vasut
294f91c09acSMarek Vasut /*
295f91c09acSMarek Vasut * SDHC
296f91c09acSMarek Vasut */
297f91c09acSMarek Vasut static iomux_v3_cfg_t usdhc2_pads[] = {
298f91c09acSMarek Vasut MX6_PAD_SD2_CLK__SD2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
299f91c09acSMarek Vasut MX6_PAD_SD2_CMD__SD2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
300f91c09acSMarek Vasut MX6_PAD_SD2_DAT0__SD2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
301f91c09acSMarek Vasut MX6_PAD_SD2_DAT1__SD2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
302f91c09acSMarek Vasut MX6_PAD_SD2_DAT2__SD2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
303f91c09acSMarek Vasut MX6_PAD_SD2_DAT3__SD2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
304f91c09acSMarek Vasut MX6_PAD_GPIO_2__GPIO1_IO02 | MUX_PAD_CTRL(NO_PAD_CTRL), /* WP */
305f91c09acSMarek Vasut MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL), /* CD */
306f91c09acSMarek Vasut };
307f91c09acSMarek Vasut
308f91c09acSMarek Vasut static iomux_v3_cfg_t usdhc3_pads[] = {
309f91c09acSMarek Vasut MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
310f91c09acSMarek Vasut MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
311f91c09acSMarek Vasut MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
312f91c09acSMarek Vasut MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
313f91c09acSMarek Vasut MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
314f91c09acSMarek Vasut MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
315f91c09acSMarek Vasut };
316f91c09acSMarek Vasut
novena_spl_setup_iomux_sdhc(void)317f91c09acSMarek Vasut static void novena_spl_setup_iomux_sdhc(void)
318f91c09acSMarek Vasut {
319f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
320f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
321f91c09acSMarek Vasut
322f91c09acSMarek Vasut /* Big SD write-protect and card-detect */
323f91c09acSMarek Vasut gpio_direction_input(IMX_GPIO_NR(1, 2));
324f91c09acSMarek Vasut gpio_direction_input(IMX_GPIO_NR(1, 4));
325f91c09acSMarek Vasut }
326f91c09acSMarek Vasut
327f91c09acSMarek Vasut /*
328f91c09acSMarek Vasut * SPI
329f91c09acSMarek Vasut */
330f91c09acSMarek Vasut #ifdef CONFIG_MXC_SPI
331f91c09acSMarek Vasut static iomux_v3_cfg_t ecspi3_pads[] = {
332f91c09acSMarek Vasut /* SS1 */
333f91c09acSMarek Vasut MX6_PAD_DISP0_DAT1__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
334f91c09acSMarek Vasut MX6_PAD_DISP0_DAT2__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
335f91c09acSMarek Vasut MX6_PAD_DISP0_DAT0__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
336f91c09acSMarek Vasut MX6_PAD_DISP0_DAT3__GPIO4_IO24 | MUX_PAD_CTRL(SPI_PAD_CTRL),
337f91c09acSMarek Vasut MX6_PAD_DISP0_DAT4__GPIO4_IO25 | MUX_PAD_CTRL(SPI_PAD_CTRL),
338f91c09acSMarek Vasut MX6_PAD_DISP0_DAT5__GPIO4_IO26 | MUX_PAD_CTRL(SPI_PAD_CTRL),
339f91c09acSMarek Vasut MX6_PAD_DISP0_DAT7__ECSPI3_RDY | MUX_PAD_CTRL(SPI_PAD_CTRL),
340f91c09acSMarek Vasut };
341f91c09acSMarek Vasut
novena_spl_setup_iomux_spi(void)342f91c09acSMarek Vasut static void novena_spl_setup_iomux_spi(void)
343f91c09acSMarek Vasut {
344f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(ecspi3_pads, ARRAY_SIZE(ecspi3_pads));
345f91c09acSMarek Vasut /* De-assert the nCS */
346f91c09acSMarek Vasut gpio_direction_output(MX6_PAD_DISP0_DAT3__GPIO4_IO24, 1);
347f91c09acSMarek Vasut gpio_direction_output(MX6_PAD_DISP0_DAT4__GPIO4_IO25, 1);
348f91c09acSMarek Vasut gpio_direction_output(MX6_PAD_DISP0_DAT5__GPIO4_IO26, 1);
349f91c09acSMarek Vasut }
350f91c09acSMarek Vasut #else
novena_spl_setup_iomux_spi(void)351f91c09acSMarek Vasut static void novena_spl_setup_iomux_spi(void) {}
352f91c09acSMarek Vasut #endif
353f91c09acSMarek Vasut
354f91c09acSMarek Vasut /*
355f91c09acSMarek Vasut * UART
356f91c09acSMarek Vasut */
357f91c09acSMarek Vasut static iomux_v3_cfg_t const uart2_pads[] = {
358f91c09acSMarek Vasut MX6_PAD_EIM_D26__UART2_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
359f91c09acSMarek Vasut MX6_PAD_EIM_D27__UART2_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
360f91c09acSMarek Vasut };
361f91c09acSMarek Vasut
362f91c09acSMarek Vasut static iomux_v3_cfg_t const uart3_pads[] = {
363f91c09acSMarek Vasut MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
364f91c09acSMarek Vasut MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
365f91c09acSMarek Vasut };
366f91c09acSMarek Vasut
367f91c09acSMarek Vasut static iomux_v3_cfg_t const uart4_pads[] = {
368f91c09acSMarek Vasut MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
369f91c09acSMarek Vasut MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
370f91c09acSMarek Vasut MX6_PAD_CSI0_DAT16__UART4_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
371f91c09acSMarek Vasut MX6_PAD_CSI0_DAT17__UART4_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
372f91c09acSMarek Vasut
373f91c09acSMarek Vasut };
374f91c09acSMarek Vasut
novena_spl_setup_iomux_uart(void)375f91c09acSMarek Vasut static void novena_spl_setup_iomux_uart(void)
376f91c09acSMarek Vasut {
377f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(uart2_pads, ARRAY_SIZE(uart2_pads));
378f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
379f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
380f91c09acSMarek Vasut }
381f91c09acSMarek Vasut
382f91c09acSMarek Vasut /*
383f91c09acSMarek Vasut * Video
384f91c09acSMarek Vasut */
385f91c09acSMarek Vasut #ifdef CONFIG_VIDEO
386f91c09acSMarek Vasut static iomux_v3_cfg_t hdmi_pads[] = {
387f91c09acSMarek Vasut /* "Ghost HPD" pin */
388f91c09acSMarek Vasut MX6_PAD_EIM_A24__GPIO5_IO04 | MUX_PAD_CTRL(NO_PAD_CTRL),
389331ae846SMarek Vasut
390331ae846SMarek Vasut /* LCD_PWR_CTL */
391331ae846SMarek Vasut MX6_PAD_CSI0_DAT10__GPIO5_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
392331ae846SMarek Vasut /* LCD_BL_ON */
393331ae846SMarek Vasut MX6_PAD_KEY_ROW4__GPIO4_IO15 | MUX_PAD_CTRL(NO_PAD_CTRL),
394331ae846SMarek Vasut /* GPIO_PWM1 */
395331ae846SMarek Vasut MX6_PAD_DISP0_DAT8__GPIO4_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
396f91c09acSMarek Vasut };
397f91c09acSMarek Vasut
novena_spl_setup_iomux_video(void)398f91c09acSMarek Vasut static void novena_spl_setup_iomux_video(void)
399f91c09acSMarek Vasut {
400f91c09acSMarek Vasut imx_iomux_v3_setup_multiple_pads(hdmi_pads, ARRAY_SIZE(hdmi_pads));
401f91c09acSMarek Vasut gpio_direction_input(NOVENA_HDMI_GHOST_HPD);
402f91c09acSMarek Vasut }
403f91c09acSMarek Vasut #else
novena_spl_setup_iomux_video(void)404f91c09acSMarek Vasut static inline void novena_spl_setup_iomux_video(void) {}
405f91c09acSMarek Vasut #endif
406f91c09acSMarek Vasut
407f91c09acSMarek Vasut /*
408f91c09acSMarek Vasut * SPL boots from uSDHC card
409f91c09acSMarek Vasut */
410f91c09acSMarek Vasut #ifdef CONFIG_FSL_ESDHC
411f91c09acSMarek Vasut static struct fsl_esdhc_cfg usdhc_cfg = {
412f91c09acSMarek Vasut USDHC3_BASE_ADDR, 0, 4
413f91c09acSMarek Vasut };
414f91c09acSMarek Vasut
board_mmc_getcd(struct mmc * mmc)415f91c09acSMarek Vasut int board_mmc_getcd(struct mmc *mmc)
416f91c09acSMarek Vasut {
417f91c09acSMarek Vasut /* There is no CD for a microSD card, assume always present. */
418f91c09acSMarek Vasut return 1;
419f91c09acSMarek Vasut }
420f91c09acSMarek Vasut
board_mmc_init(bd_t * bis)421f91c09acSMarek Vasut int board_mmc_init(bd_t *bis)
422f91c09acSMarek Vasut {
423f91c09acSMarek Vasut usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
424f91c09acSMarek Vasut return fsl_esdhc_initialize(bis, &usdhc_cfg);
425f91c09acSMarek Vasut }
426f91c09acSMarek Vasut #endif
427f91c09acSMarek Vasut
428f91c09acSMarek Vasut /* Configure MX6Q/DUAL mmdc DDR io registers */
429f91c09acSMarek Vasut static struct mx6dq_iomux_ddr_regs novena_ddr_ioregs = {
430f91c09acSMarek Vasut /* SDCLK[0:1], CAS, RAS, Reset: Differential input, 40ohm */
431f91c09acSMarek Vasut .dram_sdclk_0 = 0x00020038,
432f91c09acSMarek Vasut .dram_sdclk_1 = 0x00020038,
433f91c09acSMarek Vasut .dram_cas = 0x00000038,
434f91c09acSMarek Vasut .dram_ras = 0x00000038,
435f91c09acSMarek Vasut .dram_reset = 0x00000038,
436f91c09acSMarek Vasut /* SDCKE[0:1]: 100k pull-up */
43789d48594SMarek Vasut .dram_sdcke0 = 0x00000038,
43889d48594SMarek Vasut .dram_sdcke1 = 0x00000038,
439f91c09acSMarek Vasut /* SDBA2: pull-up disabled */
440f91c09acSMarek Vasut .dram_sdba2 = 0x00000000,
441f91c09acSMarek Vasut /* SDODT[0:1]: 100k pull-up, 40 ohm */
442f91c09acSMarek Vasut .dram_sdodt0 = 0x00000038,
443f91c09acSMarek Vasut .dram_sdodt1 = 0x00000038,
444f91c09acSMarek Vasut /* SDQS[0:7]: Differential input, 40 ohm */
445f91c09acSMarek Vasut .dram_sdqs0 = 0x00000038,
446f91c09acSMarek Vasut .dram_sdqs1 = 0x00000038,
447f91c09acSMarek Vasut .dram_sdqs2 = 0x00000038,
448f91c09acSMarek Vasut .dram_sdqs3 = 0x00000038,
449f91c09acSMarek Vasut .dram_sdqs4 = 0x00000038,
450f91c09acSMarek Vasut .dram_sdqs5 = 0x00000038,
451f91c09acSMarek Vasut .dram_sdqs6 = 0x00000038,
452f91c09acSMarek Vasut .dram_sdqs7 = 0x00000038,
453f91c09acSMarek Vasut
454f91c09acSMarek Vasut /* DQM[0:7]: Differential input, 40 ohm */
455f91c09acSMarek Vasut .dram_dqm0 = 0x00000038,
456f91c09acSMarek Vasut .dram_dqm1 = 0x00000038,
457f91c09acSMarek Vasut .dram_dqm2 = 0x00000038,
458f91c09acSMarek Vasut .dram_dqm3 = 0x00000038,
459f91c09acSMarek Vasut .dram_dqm4 = 0x00000038,
460f91c09acSMarek Vasut .dram_dqm5 = 0x00000038,
461f91c09acSMarek Vasut .dram_dqm6 = 0x00000038,
462f91c09acSMarek Vasut .dram_dqm7 = 0x00000038,
463f91c09acSMarek Vasut };
464f91c09acSMarek Vasut
465f91c09acSMarek Vasut /* Configure MX6Q/DUAL mmdc GRP io registers */
466f91c09acSMarek Vasut static struct mx6dq_iomux_grp_regs novena_grp_ioregs = {
467f91c09acSMarek Vasut /* DDR3 */
468f91c09acSMarek Vasut .grp_ddr_type = 0x000c0000,
469f91c09acSMarek Vasut .grp_ddrmode_ctl = 0x00020000,
470f91c09acSMarek Vasut /* Disable DDR pullups */
471f91c09acSMarek Vasut .grp_ddrpke = 0x00000000,
472f91c09acSMarek Vasut /* ADDR[00:16], SDBA[0:1]: 40 ohm */
473f91c09acSMarek Vasut .grp_addds = 0x00000038,
474f91c09acSMarek Vasut /* CS0/CS1/SDBA2/CKE0/CKE1/SDWE: 40 ohm */
475f91c09acSMarek Vasut .grp_ctlds = 0x00000038,
476f91c09acSMarek Vasut /* DATA[00:63]: Differential input, 40 ohm */
477f91c09acSMarek Vasut .grp_ddrmode = 0x00020000,
478f91c09acSMarek Vasut .grp_b0ds = 0x00000038,
479f91c09acSMarek Vasut .grp_b1ds = 0x00000038,
480f91c09acSMarek Vasut .grp_b2ds = 0x00000038,
481f91c09acSMarek Vasut .grp_b3ds = 0x00000038,
482f91c09acSMarek Vasut .grp_b4ds = 0x00000038,
483f91c09acSMarek Vasut .grp_b5ds = 0x00000038,
484f91c09acSMarek Vasut .grp_b6ds = 0x00000038,
485f91c09acSMarek Vasut .grp_b7ds = 0x00000038,
486f91c09acSMarek Vasut };
487f91c09acSMarek Vasut
488f91c09acSMarek Vasut static struct mx6_mmdc_calibration novena_mmdc_calib = {
489f91c09acSMarek Vasut /* write leveling calibration determine */
490f91c09acSMarek Vasut .p0_mpwldectrl0 = 0x00420048,
491f91c09acSMarek Vasut .p0_mpwldectrl1 = 0x006f0059,
492f91c09acSMarek Vasut .p1_mpwldectrl0 = 0x005a0104,
493f91c09acSMarek Vasut .p1_mpwldectrl1 = 0x01070113,
494f91c09acSMarek Vasut /* Read DQS Gating calibration */
495f91c09acSMarek Vasut .p0_mpdgctrl0 = 0x437c040b,
496f91c09acSMarek Vasut .p0_mpdgctrl1 = 0x0413040e,
497f91c09acSMarek Vasut .p1_mpdgctrl0 = 0x444f0446,
498f91c09acSMarek Vasut .p1_mpdgctrl1 = 0x044d0422,
499f91c09acSMarek Vasut /* Read Calibration: DQS delay relative to DQ read access */
500f91c09acSMarek Vasut .p0_mprddlctl = 0x4c424249,
501f91c09acSMarek Vasut .p1_mprddlctl = 0x4e48414f,
502f91c09acSMarek Vasut /* Write Calibration: DQ/DM delay relative to DQS write access */
503f91c09acSMarek Vasut .p0_mpwrdlctl = 0x42414641,
504f91c09acSMarek Vasut .p1_mpwrdlctl = 0x46374b43,
505f91c09acSMarek Vasut };
506f91c09acSMarek Vasut
507f91c09acSMarek Vasut static struct mx6_ddr_sysinfo novena_ddr_info = {
508f91c09acSMarek Vasut /* Width of data bus: 0=16, 1=32, 2=64 */
509f91c09acSMarek Vasut .dsize = 2,
510f91c09acSMarek Vasut /* Config for full 4GB range so that get_mem_size() works */
511f91c09acSMarek Vasut .cs_density = 32, /* 32Gb per CS */
512f91c09acSMarek Vasut /* Single chip select */
513f91c09acSMarek Vasut .ncs = 1,
514f91c09acSMarek Vasut .cs1_mirror = 0,
51589d48594SMarek Vasut .rtt_wr = 0, /* RTT_Wr = RZQ/4 */
51689d48594SMarek Vasut .rtt_nom = 1, /* RTT_Nom = RZQ/2 */
51789d48594SMarek Vasut .walat = 0, /* Write additional latency */
51889d48594SMarek Vasut .ralat = 5, /* Read additional latency */
519f91c09acSMarek Vasut .mif3_mode = 3, /* Command prediction working mode */
520f91c09acSMarek Vasut .bi_on = 1, /* Bank interleaving enabled */
521f91c09acSMarek Vasut .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
522f91c09acSMarek Vasut .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
523edf00937SFabio Estevam .refsel = 1, /* Refresh cycles at 32KHz */
524edf00937SFabio Estevam .refr = 7, /* 8 refresh commands per refresh cycle */
525f91c09acSMarek Vasut };
526f91c09acSMarek Vasut
527f91c09acSMarek Vasut static struct mx6_ddr3_cfg elpida_4gib_1600 = {
528f91c09acSMarek Vasut .mem_speed = 1600,
529f91c09acSMarek Vasut .density = 4,
530f91c09acSMarek Vasut .width = 64,
531f91c09acSMarek Vasut .banks = 8,
532f91c09acSMarek Vasut .rowaddr = 16,
533f91c09acSMarek Vasut .coladdr = 10,
534f91c09acSMarek Vasut .pagesz = 2,
53589d48594SMarek Vasut .trcd = 1375,
53689d48594SMarek Vasut .trcmin = 4875,
53789d48594SMarek Vasut .trasmin = 3500,
538f91c09acSMarek Vasut };
539f91c09acSMarek Vasut
ccgr_init(void)5407d29acd9SFabio Estevam static void ccgr_init(void)
5417d29acd9SFabio Estevam {
5427d29acd9SFabio Estevam struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
5437d29acd9SFabio Estevam
5447d29acd9SFabio Estevam writel(0x00C03F3F, &ccm->CCGR0);
5457d29acd9SFabio Estevam writel(0x0030FC03, &ccm->CCGR1);
5467d29acd9SFabio Estevam writel(0x0FFFC000, &ccm->CCGR2);
5477d29acd9SFabio Estevam writel(0x3FF00000, &ccm->CCGR3);
5487d29acd9SFabio Estevam writel(0xFFFFF300, &ccm->CCGR4);
5497d29acd9SFabio Estevam writel(0x0F0000C3, &ccm->CCGR5);
5507d29acd9SFabio Estevam writel(0x000003FF, &ccm->CCGR6);
5517d29acd9SFabio Estevam }
5527d29acd9SFabio Estevam
553f91c09acSMarek Vasut /*
554f91c09acSMarek Vasut * called from C runtime startup code (arch/arm/lib/crt0.S:_main)
555f91c09acSMarek Vasut * - we have a stack and a place to store GD, both in SRAM
556f91c09acSMarek Vasut * - no variable global data is available
557f91c09acSMarek Vasut */
board_init_f(ulong dummy)558f91c09acSMarek Vasut void board_init_f(ulong dummy)
559f91c09acSMarek Vasut {
560f91c09acSMarek Vasut /* setup AIPS and disable watchdog */
561f91c09acSMarek Vasut arch_cpu_init();
562f91c09acSMarek Vasut
5637d29acd9SFabio Estevam ccgr_init();
5647d29acd9SFabio Estevam gpr_init();
5657d29acd9SFabio Estevam
566f91c09acSMarek Vasut /* setup GP timer */
567f91c09acSMarek Vasut timer_init();
568f91c09acSMarek Vasut
569f91c09acSMarek Vasut #ifdef CONFIG_BOARD_POSTCLK_INIT
570f91c09acSMarek Vasut board_postclk_init();
571f91c09acSMarek Vasut #endif
572f91c09acSMarek Vasut #ifdef CONFIG_FSL_ESDHC
573f91c09acSMarek Vasut get_clocks();
574f91c09acSMarek Vasut #endif
575f91c09acSMarek Vasut
576f91c09acSMarek Vasut /* Setup IOMUX and configure basics. */
577f91c09acSMarek Vasut novena_spl_setup_iomux_audio();
578f91c09acSMarek Vasut novena_spl_setup_iomux_buttons();
579f91c09acSMarek Vasut novena_spl_setup_iomux_enet();
580f91c09acSMarek Vasut novena_spl_setup_iomux_fpga();
581f91c09acSMarek Vasut novena_spl_setup_iomux_i2c();
582f91c09acSMarek Vasut novena_spl_setup_iomux_pcie();
583f91c09acSMarek Vasut novena_spl_setup_iomux_sdhc();
584f91c09acSMarek Vasut novena_spl_setup_iomux_spi();
585f91c09acSMarek Vasut novena_spl_setup_iomux_uart();
586f91c09acSMarek Vasut novena_spl_setup_iomux_video();
587f91c09acSMarek Vasut
588f91c09acSMarek Vasut /* UART clocks enabled and gd valid - init serial console */
589f91c09acSMarek Vasut preloader_console_init();
590f91c09acSMarek Vasut
591f91c09acSMarek Vasut /* Start the DDR DRAM */
592f91c09acSMarek Vasut mx6dq_dram_iocfg(64, &novena_ddr_ioregs, &novena_grp_ioregs);
593f91c09acSMarek Vasut mx6_dram_cfg(&novena_ddr_info, &novena_mmdc_calib, &elpida_4gib_1600);
594f91c09acSMarek Vasut
59589d48594SMarek Vasut /* Perform DDR DRAM calibration */
59689d48594SMarek Vasut udelay(100);
5977f17fb74SEric Nelson mmdc_do_write_level_calibration(&novena_ddr_info);
5987f17fb74SEric Nelson mmdc_do_dqs_calibration(&novena_ddr_info);
59989d48594SMarek Vasut
600f91c09acSMarek Vasut /* Clear the BSS. */
601f91c09acSMarek Vasut memset(__bss_start, 0, __bss_end - __bss_start);
602f91c09acSMarek Vasut
603f91c09acSMarek Vasut /* load/boot image from boot device */
604f91c09acSMarek Vasut board_init_r(NULL, 0);
605f91c09acSMarek Vasut }
606