xref: /rk3399_rockchip-uboot/board/keymile/kmp204x/qrio.c (revision e82abaeb7f2a0833fccf90460c48b9f2100258f8)
187ea2c0fSValentin Longchamp /*
287ea2c0fSValentin Longchamp  * (C) Copyright 2013 Keymile AG
387ea2c0fSValentin Longchamp  * Valentin Longchamp <valentin.longchamp@keymile.com>
487ea2c0fSValentin Longchamp  *
587ea2c0fSValentin Longchamp  * SPDX-License-Identifier:	GPL-2.0+
687ea2c0fSValentin Longchamp  */
787ea2c0fSValentin Longchamp 
887ea2c0fSValentin Longchamp #include <common.h>
987ea2c0fSValentin Longchamp 
1087ea2c0fSValentin Longchamp #include "../common/common.h"
1187ea2c0fSValentin Longchamp #include "kmp204x.h"
1287ea2c0fSValentin Longchamp 
1387ea2c0fSValentin Longchamp /* QRIO GPIO register offsets */
1487ea2c0fSValentin Longchamp #define DIRECT_OFF		0x18
1587ea2c0fSValentin Longchamp #define GPRT_OFF		0x1c
1687ea2c0fSValentin Longchamp 
qrio_get_gpio(u8 port_off,u8 gpio_nr)1787ea2c0fSValentin Longchamp int qrio_get_gpio(u8 port_off, u8 gpio_nr)
1887ea2c0fSValentin Longchamp {
1987ea2c0fSValentin Longchamp 	u32 gprt;
2087ea2c0fSValentin Longchamp 
2187ea2c0fSValentin Longchamp 	void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
2287ea2c0fSValentin Longchamp 
2387ea2c0fSValentin Longchamp 	gprt = in_be32(qrio_base + port_off + GPRT_OFF);
2487ea2c0fSValentin Longchamp 
2587ea2c0fSValentin Longchamp 	return (gprt >> gpio_nr) & 1U;
2687ea2c0fSValentin Longchamp }
2787ea2c0fSValentin Longchamp 
qrio_set_gpio(u8 port_off,u8 gpio_nr,bool value)2887ea2c0fSValentin Longchamp void qrio_set_gpio(u8 port_off, u8 gpio_nr, bool value)
2987ea2c0fSValentin Longchamp {
3087ea2c0fSValentin Longchamp 	u32 gprt, mask;
3187ea2c0fSValentin Longchamp 
3287ea2c0fSValentin Longchamp 	void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
3387ea2c0fSValentin Longchamp 
3487ea2c0fSValentin Longchamp 	mask = 1U << gpio_nr;
3587ea2c0fSValentin Longchamp 
3687ea2c0fSValentin Longchamp 	gprt = in_be32(qrio_base + port_off + GPRT_OFF);
3787ea2c0fSValentin Longchamp 	if (value)
3887ea2c0fSValentin Longchamp 		gprt |= mask;
3987ea2c0fSValentin Longchamp 	else
4087ea2c0fSValentin Longchamp 		gprt &= ~mask;
4187ea2c0fSValentin Longchamp 
4287ea2c0fSValentin Longchamp 	out_be32(qrio_base + port_off + GPRT_OFF, gprt);
4387ea2c0fSValentin Longchamp }
4487ea2c0fSValentin Longchamp 
qrio_gpio_direction_output(u8 port_off,u8 gpio_nr,bool value)4587ea2c0fSValentin Longchamp void qrio_gpio_direction_output(u8 port_off, u8 gpio_nr, bool value)
4687ea2c0fSValentin Longchamp {
4787ea2c0fSValentin Longchamp 	u32 direct, mask;
4887ea2c0fSValentin Longchamp 
4987ea2c0fSValentin Longchamp 	void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
5087ea2c0fSValentin Longchamp 
5187ea2c0fSValentin Longchamp 	mask = 1U << gpio_nr;
5287ea2c0fSValentin Longchamp 
5387ea2c0fSValentin Longchamp 	direct = in_be32(qrio_base + port_off + DIRECT_OFF);
5487ea2c0fSValentin Longchamp 	direct |= mask;
5587ea2c0fSValentin Longchamp 	out_be32(qrio_base + port_off + DIRECT_OFF, direct);
5687ea2c0fSValentin Longchamp 
5787ea2c0fSValentin Longchamp 	qrio_set_gpio(port_off, gpio_nr, value);
5887ea2c0fSValentin Longchamp }
5987ea2c0fSValentin Longchamp 
qrio_gpio_direction_input(u8 port_off,u8 gpio_nr)6087ea2c0fSValentin Longchamp void qrio_gpio_direction_input(u8 port_off, u8 gpio_nr)
6187ea2c0fSValentin Longchamp {
6287ea2c0fSValentin Longchamp 	u32 direct, mask;
6387ea2c0fSValentin Longchamp 
6487ea2c0fSValentin Longchamp 	void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
6587ea2c0fSValentin Longchamp 
6687ea2c0fSValentin Longchamp 	mask = 1U << gpio_nr;
6787ea2c0fSValentin Longchamp 
6887ea2c0fSValentin Longchamp 	direct = in_be32(qrio_base + port_off + DIRECT_OFF);
6987ea2c0fSValentin Longchamp 	direct &= ~mask;
7087ea2c0fSValentin Longchamp 	out_be32(qrio_base + port_off + DIRECT_OFF, direct);
7187ea2c0fSValentin Longchamp }
7287ea2c0fSValentin Longchamp 
qrio_set_opendrain_gpio(u8 port_off,u8 gpio_nr,u8 val)7387ea2c0fSValentin Longchamp void qrio_set_opendrain_gpio(u8 port_off, u8 gpio_nr, u8 val)
7487ea2c0fSValentin Longchamp {
7587ea2c0fSValentin Longchamp 	u32 direct, mask;
7687ea2c0fSValentin Longchamp 
7787ea2c0fSValentin Longchamp 	void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
7887ea2c0fSValentin Longchamp 
7987ea2c0fSValentin Longchamp 	mask = 1U << gpio_nr;
8087ea2c0fSValentin Longchamp 
8187ea2c0fSValentin Longchamp 	direct = in_be32(qrio_base + port_off + DIRECT_OFF);
8287ea2c0fSValentin Longchamp 	if (val == 0)
8387ea2c0fSValentin Longchamp 		/* set to output -> GPIO drives low */
8487ea2c0fSValentin Longchamp 		direct |= mask;
8587ea2c0fSValentin Longchamp 	else
8687ea2c0fSValentin Longchamp 		/* set to input -> GPIO floating */
8787ea2c0fSValentin Longchamp 		direct &= ~mask;
8887ea2c0fSValentin Longchamp 
8987ea2c0fSValentin Longchamp 	out_be32(qrio_base + port_off + DIRECT_OFF, direct);
9087ea2c0fSValentin Longchamp }
9187ea2c0fSValentin Longchamp 
9287ea2c0fSValentin Longchamp #define WDMASK_OFF	0x16
9387ea2c0fSValentin Longchamp 
qrio_wdmask(u8 bit,bool wden)94af47faf6SValentin Longchamp void qrio_wdmask(u8 bit, bool wden)
9587ea2c0fSValentin Longchamp {
9687ea2c0fSValentin Longchamp 	u16 wdmask;
9787ea2c0fSValentin Longchamp 	void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
9887ea2c0fSValentin Longchamp 
9987ea2c0fSValentin Longchamp 	wdmask = in_be16(qrio_base + WDMASK_OFF);
10087ea2c0fSValentin Longchamp 
10187ea2c0fSValentin Longchamp 	if (wden)
10287ea2c0fSValentin Longchamp 		wdmask |= (1 << bit);
10387ea2c0fSValentin Longchamp 	else
10487ea2c0fSValentin Longchamp 		wdmask &= ~(1 << bit);
10587ea2c0fSValentin Longchamp 
10687ea2c0fSValentin Longchamp 	out_be16(qrio_base + WDMASK_OFF, wdmask);
10787ea2c0fSValentin Longchamp }
10887ea2c0fSValentin Longchamp 
10987ea2c0fSValentin Longchamp #define PRST_OFF	0x1a
11087ea2c0fSValentin Longchamp 
qrio_prst(u8 bit,bool en,bool wden)11187ea2c0fSValentin Longchamp void qrio_prst(u8 bit, bool en, bool wden)
11287ea2c0fSValentin Longchamp {
11387ea2c0fSValentin Longchamp 	u16 prst;
11487ea2c0fSValentin Longchamp 	void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
11587ea2c0fSValentin Longchamp 
11687ea2c0fSValentin Longchamp 	qrio_wdmask(bit, wden);
11787ea2c0fSValentin Longchamp 
11887ea2c0fSValentin Longchamp 	prst = in_be16(qrio_base + PRST_OFF);
11987ea2c0fSValentin Longchamp 
12087ea2c0fSValentin Longchamp 	if (en)
12187ea2c0fSValentin Longchamp 		prst &= ~(1 << bit);
12287ea2c0fSValentin Longchamp 	else
12387ea2c0fSValentin Longchamp 		prst |= (1 << bit);
12487ea2c0fSValentin Longchamp 
12587ea2c0fSValentin Longchamp 	out_be16(qrio_base + PRST_OFF, prst);
12687ea2c0fSValentin Longchamp }
12787ea2c0fSValentin Longchamp 
12887ea2c0fSValentin Longchamp #define PRSTCFG_OFF	0x1c
12987ea2c0fSValentin Longchamp 
qrio_prstcfg(u8 bit,u8 mode)13087ea2c0fSValentin Longchamp void qrio_prstcfg(u8 bit, u8 mode)
13187ea2c0fSValentin Longchamp {
13287ea2c0fSValentin Longchamp 	u32 prstcfg;
13387ea2c0fSValentin Longchamp 	u8 i;
13487ea2c0fSValentin Longchamp 	void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
13587ea2c0fSValentin Longchamp 
13687ea2c0fSValentin Longchamp 	prstcfg = in_be32(qrio_base + PRSTCFG_OFF);
13787ea2c0fSValentin Longchamp 
13887ea2c0fSValentin Longchamp 	for (i = 0; i < 2; i++) {
13987ea2c0fSValentin Longchamp 		if (mode & (1<<i))
14087ea2c0fSValentin Longchamp 			set_bit(2*bit+i, &prstcfg);
14187ea2c0fSValentin Longchamp 		else
14287ea2c0fSValentin Longchamp 			clear_bit(2*bit+i, &prstcfg);
14387ea2c0fSValentin Longchamp 	}
14487ea2c0fSValentin Longchamp 
14587ea2c0fSValentin Longchamp 	out_be32(qrio_base + PRSTCFG_OFF, prstcfg);
14687ea2c0fSValentin Longchamp }
147a53e65d0SStefan Bigler 
148a53e65d0SStefan Bigler #define CTRLH_OFF		0x02
149a53e65d0SStefan Bigler #define CTRLH_WRL_BOOT		0x01
150a53e65d0SStefan Bigler #define CTRLH_WRL_UNITRUN	0x02
151a53e65d0SStefan Bigler 
qrio_set_leds(void)152a53e65d0SStefan Bigler void qrio_set_leds(void)
153a53e65d0SStefan Bigler {
154a53e65d0SStefan Bigler 	u8 ctrlh;
155a53e65d0SStefan Bigler 	void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
156a53e65d0SStefan Bigler 
157a53e65d0SStefan Bigler 	/* set UNIT LED to RED and BOOT LED to ON */
158a53e65d0SStefan Bigler 	ctrlh = in_8(qrio_base + CTRLH_OFF);
159a53e65d0SStefan Bigler 	ctrlh |= (CTRLH_WRL_BOOT | CTRLH_WRL_UNITRUN);
160a53e65d0SStefan Bigler 	out_8(qrio_base + CTRLH_OFF, ctrlh);
161a53e65d0SStefan Bigler }
1624921a149SStefan Bigler 
1634921a149SStefan Bigler #define CTRLL_OFF		0x03
1644921a149SStefan Bigler #define CTRLL_WRB_BUFENA	0x20
1654921a149SStefan Bigler 
qrio_enable_app_buffer(void)1664921a149SStefan Bigler void qrio_enable_app_buffer(void)
1674921a149SStefan Bigler {
1684921a149SStefan Bigler 	u8 ctrll;
1694921a149SStefan Bigler 	void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
1704921a149SStefan Bigler 
1714921a149SStefan Bigler 	/* enable application buffer */
1724921a149SStefan Bigler 	ctrll = in_8(qrio_base + CTRLL_OFF);
1734921a149SStefan Bigler 	ctrll |= (CTRLL_WRB_BUFENA);
1744921a149SStefan Bigler 	out_8(qrio_base + CTRLL_OFF, ctrll);
1754921a149SStefan Bigler }
176807d93d6SBoschung, Rainer 
177807d93d6SBoschung, Rainer #define REASON1_OFF	0x12
178807d93d6SBoschung, Rainer #define REASON1_CPUWD	0x01
179807d93d6SBoschung, Rainer 
qrio_cpuwd_flag(bool flag)180807d93d6SBoschung, Rainer void qrio_cpuwd_flag(bool flag)
181807d93d6SBoschung, Rainer {
182807d93d6SBoschung, Rainer 	u8 reason1;
183807d93d6SBoschung, Rainer 	void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
184807d93d6SBoschung, Rainer 	reason1 = in_8(qrio_base + REASON1_OFF);
185807d93d6SBoschung, Rainer 	if (flag)
186807d93d6SBoschung, Rainer 		reason1 |= REASON1_CPUWD;
187807d93d6SBoschung, Rainer 	else
188807d93d6SBoschung, Rainer 		reason1 &= ~REASON1_CPUWD;
189807d93d6SBoschung, Rainer 	out_8(qrio_base + REASON1_OFF, reason1);
190807d93d6SBoschung, Rainer }
191*6caa185aSBoschung, Rainer 
192*6caa185aSBoschung, Rainer #define RSTCFG_OFF	0x11
193*6caa185aSBoschung, Rainer 
qrio_uprstreq(u8 mode)194*6caa185aSBoschung, Rainer void qrio_uprstreq(u8 mode)
195*6caa185aSBoschung, Rainer {
196*6caa185aSBoschung, Rainer 	u32 rstcfg;
197*6caa185aSBoschung, Rainer 	void __iomem *qrio_base = (void *)CONFIG_SYS_QRIO_BASE;
198*6caa185aSBoschung, Rainer 
199*6caa185aSBoschung, Rainer 	rstcfg = in_8(qrio_base + RSTCFG_OFF);
200*6caa185aSBoschung, Rainer 
201*6caa185aSBoschung, Rainer 	if (mode & UPREQ_CORE_RST)
202*6caa185aSBoschung, Rainer 		rstcfg |= UPREQ_CORE_RST;
203*6caa185aSBoschung, Rainer 	else
204*6caa185aSBoschung, Rainer 		rstcfg &= ~UPREQ_CORE_RST;
205*6caa185aSBoschung, Rainer 
206*6caa185aSBoschung, Rainer 	out_8(qrio_base + RSTCFG_OFF, rstcfg);
207*6caa185aSBoschung, Rainer }
208