xref: /rk3399_rockchip-uboot/board/keymile/common/common.h (revision c95487fcd2b872a39d63458523e3e5be43d1dca3)
1210c8c00SHeiko Schocher /*
2210c8c00SHeiko Schocher  * (C) Copyright 2008
3210c8c00SHeiko Schocher  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4210c8c00SHeiko Schocher  *
51a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
6210c8c00SHeiko Schocher  */
7210c8c00SHeiko Schocher 
8210c8c00SHeiko Schocher #ifndef __KEYMILE_COMMON_H
9210c8c00SHeiko Schocher #define __KEYMILE_COMMON_H
10210c8c00SHeiko Schocher 
11b11f53f3SHeiko Schocher #define WRG_RESET	0x80
12b11f53f3SHeiko Schocher #define H_OPORTS_14	0x40
13b11f53f3SHeiko Schocher #define WRG_LED		0x02
14b11f53f3SHeiko Schocher #define WRL_BOOT	0x01
15b11f53f3SHeiko Schocher 
165758dd76SStefan Bigler #define OPRTL_XBUFENA	0x20
175758dd76SStefan Bigler 
18b11f53f3SHeiko Schocher #define H_OPORTS_SCC4_ENA	0x10
19b11f53f3SHeiko Schocher #define H_OPORTS_SCC4_FD_ENA	0x04
20b11f53f3SHeiko Schocher #define H_OPORTS_FCC1_PW_DWN	0x01
21b11f53f3SHeiko Schocher 
22b11f53f3SHeiko Schocher #define PIGGY_PRESENT	0x80
23b11f53f3SHeiko Schocher 
24b11f53f3SHeiko Schocher struct km_bec_fpga {
25b11f53f3SHeiko Schocher 	unsigned char	id;
26b11f53f3SHeiko Schocher 	unsigned char	rev;
27b11f53f3SHeiko Schocher 	unsigned char	oprth;
28b11f53f3SHeiko Schocher 	unsigned char	oprtl;
29b11f53f3SHeiko Schocher 	unsigned char	res1[3];
30b11f53f3SHeiko Schocher 	unsigned char	bprth;
31b11f53f3SHeiko Schocher 	unsigned char	bprtl;
3295209b66SThomas Herzmann 	unsigned char	gprt3;
3395209b66SThomas Herzmann 	unsigned char	gprt2;
3495209b66SThomas Herzmann 	unsigned char	gprt1;
3595209b66SThomas Herzmann 	unsigned char	gprt0;
3695209b66SThomas Herzmann 	unsigned char	res2[2];
37b11f53f3SHeiko Schocher 	unsigned char	prst;
38b11f53f3SHeiko Schocher 	unsigned char	res3[0xfff0];
39b11f53f3SHeiko Schocher 	unsigned char	pgy_id;
40b11f53f3SHeiko Schocher 	unsigned char	pgy_rev;
41b11f53f3SHeiko Schocher 	unsigned char	pgy_outputs;
42b11f53f3SHeiko Schocher 	unsigned char	pgy_eth;
43b11f53f3SHeiko Schocher };
44b11f53f3SHeiko Schocher 
45f30c62bbSHuber, Andreas #define BFTICU_DIPSWITCH_MASK   0x0f
46f30c62bbSHuber, Andreas 
47f30c62bbSHuber, Andreas /*
48f30c62bbSHuber, Andreas  * BFTICU FPGA iomap
49f30c62bbSHuber, Andreas  * BFTICU is used on mgcoge and mgocge3ne
50f30c62bbSHuber, Andreas  */
51f30c62bbSHuber, Andreas struct bfticu_iomap {
52f30c62bbSHuber, Andreas 	u8	xi_ena;		/* General defect enable */
53f30c62bbSHuber, Andreas 	u8	pack1[3];
54f30c62bbSHuber, Andreas 	u8	en_csn;
55f30c62bbSHuber, Andreas 	u8	pack2;
56f30c62bbSHuber, Andreas 	u8	safe_mem;
57f30c62bbSHuber, Andreas 	u8	pack3;
58f30c62bbSHuber, Andreas 	u8	id;
59f30c62bbSHuber, Andreas 	u8	pack4;
60f30c62bbSHuber, Andreas 	u8	rev;
61f30c62bbSHuber, Andreas 	u8	build;
62f30c62bbSHuber, Andreas 	u8	p_frc;
63f30c62bbSHuber, Andreas 	u8	p_msk;
64f30c62bbSHuber, Andreas 	u8	pack5[2];
65f30c62bbSHuber, Andreas 	u8	xg_int;
66f30c62bbSHuber, Andreas 	u8	pack6[15];
67f30c62bbSHuber, Andreas 	u8	s_conf;
68f30c62bbSHuber, Andreas 	u8	pack7;
69f30c62bbSHuber, Andreas 	u8	dmx_conf12;
70f30c62bbSHuber, Andreas 	u8	pack8;
71f30c62bbSHuber, Andreas 	u8	s_clkslv;
72f30c62bbSHuber, Andreas 	u8	pack9[11];
73f30c62bbSHuber, Andreas 	u8	d_conf;
74f30c62bbSHuber, Andreas 	u8	d_mask_ca;
75f30c62bbSHuber, Andreas 	u8	d_pll_del;
76f30c62bbSHuber, Andreas 	u8	pack10[16];
77f30c62bbSHuber, Andreas 	u8	t_conf_ca;
78f30c62bbSHuber, Andreas 	u8	t_mask_ca;
79f30c62bbSHuber, Andreas 	u8	pack11[13];
80f30c62bbSHuber, Andreas 	u8	m_def0;
81f30c62bbSHuber, Andreas 	u8	m_def1;
82f30c62bbSHuber, Andreas 	u8	m_def2;
83f30c62bbSHuber, Andreas 	u8	m_def3;
84f30c62bbSHuber, Andreas 	u8	m_def4;
85f30c62bbSHuber, Andreas 	u8	m_def5;
86f30c62bbSHuber, Andreas 	u8	m_def_trap0;
87f30c62bbSHuber, Andreas 	u8	m_def_trap1;
88f30c62bbSHuber, Andreas 	u8	m_def_trap2;
89f30c62bbSHuber, Andreas 	u8	m_def_trap3;
90f30c62bbSHuber, Andreas 	u8	m_def_trap4;
91f30c62bbSHuber, Andreas 	u8	m_def_trap5;
92f30c62bbSHuber, Andreas 	u8	m_mask_def0;
93f30c62bbSHuber, Andreas 	u8	m_mask_def1;
94f30c62bbSHuber, Andreas 	u8	m_mask_def2;
95f30c62bbSHuber, Andreas 	u8	m_mask_def3;
96f30c62bbSHuber, Andreas 	u8	m_mask_def4;
97f30c62bbSHuber, Andreas 	u8	m_mask_def5;
98f30c62bbSHuber, Andreas 	u8	m_def_mask0;
99f30c62bbSHuber, Andreas 	u8	m_def_mask1;
100f30c62bbSHuber, Andreas 	u8	m_def_mask2;
101f30c62bbSHuber, Andreas 	u8	m_def_mask3;
102f30c62bbSHuber, Andreas 	u8	m_def_mask4;
103f30c62bbSHuber, Andreas 	u8	m_def_mask5;
104f30c62bbSHuber, Andreas 	u8	m_def_pri;
105f30c62bbSHuber, Andreas 	u8	pack12[11];
106f30c62bbSHuber, Andreas 	u8	hw_status;
107f30c62bbSHuber, Andreas 	u8	pack13;
108f30c62bbSHuber, Andreas 	u8	hw_control1;
109f30c62bbSHuber, Andreas 	u8	hw_control2;
110f30c62bbSHuber, Andreas 	u8	hw_control3;
111f30c62bbSHuber, Andreas 	u8	pack14[7];
112f30c62bbSHuber, Andreas 	u8	led_on;		/* Leds */
113f30c62bbSHuber, Andreas 	u8	pack15;
114f30c62bbSHuber, Andreas 	u8	sfp_control;	/* SFP modules */
115f30c62bbSHuber, Andreas 	u8	pack16;
116f30c62bbSHuber, Andreas 	u8	alarm_control;	/* Alarm output */
117f30c62bbSHuber, Andreas 	u8	pack17;
118f30c62bbSHuber, Andreas 	u8	icps;		/* ICN clock pulse shaping */
119f30c62bbSHuber, Andreas 	u8	mswitch;	/* Read mode switch */
120f30c62bbSHuber, Andreas 	u8	pack18[6];
121f30c62bbSHuber, Andreas 	u8	pb_dbug;
122f30c62bbSHuber, Andreas };
123f30c62bbSHuber, Andreas 
1240d015202SHeiko Schocher #if !defined(CONFIG_PIGGY_MAC_ADRESS_OFFSET)
1250d015202SHeiko Schocher #define CONFIG_PIGGY_MAC_ADRESS_OFFSET	0
1260d015202SHeiko Schocher #endif
1270d015202SHeiko Schocher 
128210c8c00SHeiko Schocher int ethernet_present(void);
12960c4ae00SValentin Longchamp int ivm_read_eeprom(unsigned char *buf, int len);
13016ac90c7SValentin Longchamp int ivm_analyze_eeprom(unsigned char *buf, int len);
131210c8c00SHeiko Schocher 
132b37f7724SValentin Longchamp int trigger_fpga_config(void);
133b37f7724SValentin Longchamp int wait_for_fpga_config(void);
134b37f7724SValentin Longchamp int fpga_reset(void);
135b37f7724SValentin Longchamp int toggle_eeprom_spi_bus(void);
136b37f7724SValentin Longchamp 
137*d3f1d6f4SHolger Brunck int get_testpin(void);
138*d3f1d6f4SHolger Brunck 
139f1fef1d8SHeiko Schocher int set_km_env(void);
140b11f53f3SHeiko Schocher 
141e792affeSHolger Brunck #define DELAY_ABORT_SEQ		62  /* @200kHz 9 clocks = 44us, 62us is ok */
142e792affeSHolger Brunck #define DELAY_HALF_PERIOD	(500 / (CONFIG_SYS_I2C_SPEED / 1000))
143e792affeSHolger Brunck 
144b11f53f3SHeiko Schocher int i2c_soft_read_pin(void);
1454f745bf4SHolger Brunck int i2c_make_abort(void);
146210c8c00SHeiko Schocher #endif /* __KEYMILE_COMMON_H */
147