1a96c08f5SLadislav Michl /*
2a96c08f5SLadislav Michl * Copyright (C) 2013, ISEE 2007 SL - http://www.isee.biz/
3a96c08f5SLadislav Michl *
4a96c08f5SLadislav Michl * This program is free software; you can redistribute it and/or
5a96c08f5SLadislav Michl * modify it under the terms of the GNU General Public License as
6a96c08f5SLadislav Michl * published by the Free Software Foundation version 2.
7a96c08f5SLadislav Michl *
8a96c08f5SLadislav Michl * This program is distributed "as is" WITHOUT ANY WARRANTY of any
9a96c08f5SLadislav Michl * kind, whether express or implied; without even the implied warranty
10a96c08f5SLadislav Michl * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11a96c08f5SLadislav Michl * GNU General Public License for more details.
12a96c08f5SLadislav Michl */
13a96c08f5SLadislav Michl
14a96c08f5SLadislav Michl #include <common.h>
15a96c08f5SLadislav Michl #include <asm/arch/sys_proto.h>
16a96c08f5SLadislav Michl #include <asm/arch/hardware.h>
17a96c08f5SLadislav Michl #include <asm/arch/mux.h>
18a96c08f5SLadislav Michl #include <asm/io.h>
19a96c08f5SLadislav Michl #include <i2c.h>
20a96c08f5SLadislav Michl #include "board.h"
21a96c08f5SLadislav Michl
22a96c08f5SLadislav Michl static struct module_pin_mux uart0_pin_mux[] = {
23a96c08f5SLadislav Michl {OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* UART0_RXD */
24a96c08f5SLadislav Michl {OFFSET(uart0_txd), (MODE(0) | PULLUDEN)}, /* UART0_TXD */
25a96c08f5SLadislav Michl {-1},
26a96c08f5SLadislav Michl };
27a96c08f5SLadislav Michl
28a96c08f5SLadislav Michl static struct module_pin_mux mmc0_pin_mux[] = {
29a96c08f5SLadislav Michl {OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT3 */
30a96c08f5SLadislav Michl {OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT2 */
31a96c08f5SLadislav Michl {OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT1 */
32a96c08f5SLadislav Michl {OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_DAT0 */
33a96c08f5SLadislav Michl {OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CLK */
34a96c08f5SLadislav Michl {OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* MMC0_CMD */
35*09533e5dSPau Pajuelo {OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)}, /* MMC0_CD */
36a96c08f5SLadislav Michl {-1},
37a96c08f5SLadislav Michl };
38a96c08f5SLadislav Michl
39a96c08f5SLadislav Michl static struct module_pin_mux nand_pin_mux[] = {
40a96c08f5SLadislav Michl {OFFSET(gpmc_ad0), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD0 */
41a96c08f5SLadislav Michl {OFFSET(gpmc_ad1), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD1 */
42a96c08f5SLadislav Michl {OFFSET(gpmc_ad2), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD2 */
43a96c08f5SLadislav Michl {OFFSET(gpmc_ad3), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD3 */
44a96c08f5SLadislav Michl {OFFSET(gpmc_ad4), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD4 */
45a96c08f5SLadislav Michl {OFFSET(gpmc_ad5), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD5 */
46a96c08f5SLadislav Michl {OFFSET(gpmc_ad6), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD6 */
47a96c08f5SLadislav Michl {OFFSET(gpmc_ad7), (MODE(0) | PULLUP_EN | RXACTIVE)}, /* NAND AD7 */
48a96c08f5SLadislav Michl {OFFSET(gpmc_wait0), (MODE(0) | RXACTIVE | PULLUP_EN)}, /* NAND WAIT */
49a96c08f5SLadislav Michl {OFFSET(gpmc_wpn), (MODE(7) | PULLUP_EN | RXACTIVE)}, /* NAND_WPN */
50a96c08f5SLadislav Michl {OFFSET(gpmc_csn0), (MODE(0) | PULLUDEN)}, /* NAND_CS0 */
51a96c08f5SLadislav Michl {OFFSET(gpmc_advn_ale), (MODE(0) | PULLUDEN)}, /* NAND_ADV_ALE */
52a96c08f5SLadislav Michl {OFFSET(gpmc_oen_ren), (MODE(0) | PULLUDEN)}, /* NAND_OE */
53a96c08f5SLadislav Michl {OFFSET(gpmc_wen), (MODE(0) | PULLUDEN)}, /* NAND_WEN */
54a96c08f5SLadislav Michl {OFFSET(gpmc_be0n_cle), (MODE(0) | PULLUDEN)}, /* NAND_BE_CLE */
55a96c08f5SLadislav Michl {-1},
56a96c08f5SLadislav Michl };
57a96c08f5SLadislav Michl
58a96c08f5SLadislav Michl static struct module_pin_mux rmii1_pin_mux[] = {
59a96c08f5SLadislav Michl {OFFSET(mii1_txen), MODE(1)}, /* RMII1_TXEN */
60a96c08f5SLadislav Michl {OFFSET(mii1_rxerr), MODE(1) | RXACTIVE}, /* RMII1_RXERR */
61a96c08f5SLadislav Michl {OFFSET(mii1_crs), MODE(1) | RXACTIVE}, /* RMII1_CRS_DV */
62a96c08f5SLadislav Michl {OFFSET(mii1_rxd0), MODE(1) | RXACTIVE}, /* RMII1_RXD0 */
63a96c08f5SLadislav Michl {OFFSET(mii1_rxd1), MODE(1) | RXACTIVE}, /* RMII1_RXD1 */
64a96c08f5SLadislav Michl {OFFSET(mii1_txd0), MODE(1)}, /* RMII1_TXD0 */
65a96c08f5SLadislav Michl {OFFSET(mii1_txd1), MODE(1)}, /* RMII1_TXD1 */
66a96c08f5SLadislav Michl {OFFSET(rmii1_refclk), MODE(0) | RXACTIVE}, /* RMII1_REF_CLK */
67a96c08f5SLadislav Michl {OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
68a96c08f5SLadislav Michl {OFFSET(mdio_clk), MODE(0) | PULLUP_EN}, /* MDIO_CLK */
69a96c08f5SLadislav Michl {-1},
70a96c08f5SLadislav Michl };
71a96c08f5SLadislav Michl
72*09533e5dSPau Pajuelo static struct module_pin_mux gpio_pin_mux[] = {
73*09533e5dSPau Pajuelo {OFFSET(gpmc_ad10), (MODE(7) | RXACTIVE | PULLUP_EN)}, /* GPIO0_26 */
74*09533e5dSPau Pajuelo {OFFSET(gpmc_ad11), (MODE(7) | RXACTIVE | PULLUP_EN)}, /* GPIO0_27 */
75*09533e5dSPau Pajuelo {-1},
76*09533e5dSPau Pajuelo };
77*09533e5dSPau Pajuelo
enable_uart0_pin_mux(void)78a96c08f5SLadislav Michl void enable_uart0_pin_mux(void)
79a96c08f5SLadislav Michl {
80a96c08f5SLadislav Michl configure_module_pin_mux(uart0_pin_mux);
81a96c08f5SLadislav Michl }
82a96c08f5SLadislav Michl
83a96c08f5SLadislav Michl /*
84a96c08f5SLadislav Michl * Do board-specific muxes.
85a96c08f5SLadislav Michl */
enable_board_pin_mux(void)86a96c08f5SLadislav Michl void enable_board_pin_mux(void)
87a96c08f5SLadislav Michl {
88a96c08f5SLadislav Michl /* NAND Flash */
89a96c08f5SLadislav Michl configure_module_pin_mux(nand_pin_mux);
90a96c08f5SLadislav Michl /* SD Card */
91a96c08f5SLadislav Michl configure_module_pin_mux(mmc0_pin_mux);
92a96c08f5SLadislav Michl /* Ethernet pinmux. */
93a96c08f5SLadislav Michl configure_module_pin_mux(rmii1_pin_mux);
94*09533e5dSPau Pajuelo /* GPIO pinmux. */
95*09533e5dSPau Pajuelo configure_module_pin_mux(gpio_pin_mux);
96a96c08f5SLadislav Michl }
97