xref: /rk3399_rockchip-uboot/board/is1/qts/pll_config.h (revision 6beacfcff81bdc04c10a440971b0fb683ee57534)
1*35546f6fSPavel Machek /*
2*35546f6fSPavel Machek  * Altera SoCFPGA Clock and PLL configuration
3*35546f6fSPavel Machek  *
4*35546f6fSPavel Machek  * SPDX-License-Identifier:	BSD-3-Clause
5*35546f6fSPavel Machek  */
6*35546f6fSPavel Machek 
7*35546f6fSPavel Machek #ifndef __SOCFPGA_PLL_CONFIG_H__
8*35546f6fSPavel Machek #define __SOCFPGA_PLL_CONFIG_H__
9*35546f6fSPavel Machek 
10*35546f6fSPavel Machek #define CONFIG_HPS_DBCTRL_STAYOSC1 1
11*35546f6fSPavel Machek 
12*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_VCO_DENOM 0
13*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_VCO_NUMER 59
14*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_MPUCLK_CNT 0
15*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_MAINCLK_CNT 0
16*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_DBGATCLK_CNT 0
17*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_MAINQSPICLK_CNT 4
18*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_MAINNANDSDMMCCLK_CNT 511
19*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_CFGS2FUSER0CLK_CNT 14
20*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L3MPCLK 1
21*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L3SPCLK 1
22*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L4MPCLK 1
23*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_MAINDIV_L4SPCLK 1
24*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGATCLK 0
25*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_DBGDIV_DBGCLK 1
26*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_TRACEDIV_TRACECLK 0
27*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_L4SRC_L4MP 1
28*35546f6fSPavel Machek #define CONFIG_HPS_MAINPLLGRP_L4SRC_L4SP 1
29*35546f6fSPavel Machek 
30*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_VCO_DENOM 0
31*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_VCO_NUMER 39
32*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_VCO_PSRC 0
33*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_EMAC0CLK_CNT 511
34*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_EMAC1CLK_CNT 3
35*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_PERQSPICLK_CNT 511
36*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_PERNANDSDMMCCLK_CNT 511
37*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_PERBASECLK_CNT 4
38*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_S2FUSER1CLK_CNT 39
39*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_DIV_USBCLK 0
40*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_DIV_SPIMCLK 4
41*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_DIV_CAN0CLK 4
42*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_DIV_CAN1CLK 4
43*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_GPIODIV_GPIODBCLK 6249
44*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_SRC_SDMMC 2
45*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_SRC_NAND 2
46*35546f6fSPavel Machek #define CONFIG_HPS_PERPLLGRP_SRC_QSPI 1
47*35546f6fSPavel Machek 
48*35546f6fSPavel Machek #define CONFIG_HPS_SDRPLLGRP_VCO_DENOM 0
49*35546f6fSPavel Machek #define CONFIG_HPS_SDRPLLGRP_VCO_NUMER 31
50*35546f6fSPavel Machek #define CONFIG_HPS_SDRPLLGRP_VCO_SSRC 0
51*35546f6fSPavel Machek #define CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_CNT 1
52*35546f6fSPavel Machek #define CONFIG_HPS_SDRPLLGRP_DDRDQSCLK_PHASE 0
53*35546f6fSPavel Machek #define CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_CNT 0
54*35546f6fSPavel Machek #define CONFIG_HPS_SDRPLLGRP_DDR2XDQSCLK_PHASE 0
55*35546f6fSPavel Machek #define CONFIG_HPS_SDRPLLGRP_DDRDQCLK_CNT 1
56*35546f6fSPavel Machek #define CONFIG_HPS_SDRPLLGRP_DDRDQCLK_PHASE 4
57*35546f6fSPavel Machek #define CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_CNT 5
58*35546f6fSPavel Machek #define CONFIG_HPS_SDRPLLGRP_S2FUSER2CLK_PHASE 0
59*35546f6fSPavel Machek 
60*35546f6fSPavel Machek #define CONFIG_HPS_CLK_OSC1_HZ 25000000
61*35546f6fSPavel Machek #define CONFIG_HPS_CLK_OSC2_HZ 25000000
62*35546f6fSPavel Machek #define CONFIG_HPS_CLK_F2S_SDR_REF_HZ 0
63*35546f6fSPavel Machek #define CONFIG_HPS_CLK_F2S_PER_REF_HZ 0
64*35546f6fSPavel Machek #define CONFIG_HPS_CLK_MAINVCO_HZ 1500000000
65*35546f6fSPavel Machek #define CONFIG_HPS_CLK_PERVCO_HZ 1000000000
66*35546f6fSPavel Machek #define CONFIG_HPS_CLK_SDRVCO_HZ 800000000
67*35546f6fSPavel Machek #define CONFIG_HPS_CLK_EMAC0_HZ 250000000
68*35546f6fSPavel Machek #define CONFIG_HPS_CLK_EMAC1_HZ 250000000
69*35546f6fSPavel Machek #define CONFIG_HPS_CLK_USBCLK_HZ 200000000
70*35546f6fSPavel Machek #define CONFIG_HPS_CLK_NAND_HZ 488281
71*35546f6fSPavel Machek #define CONFIG_HPS_CLK_SDMMC_HZ 1953125
72*35546f6fSPavel Machek #define CONFIG_HPS_CLK_QSPI_HZ 375000000
73*35546f6fSPavel Machek #define CONFIG_HPS_CLK_SPIM_HZ 12500000
74*35546f6fSPavel Machek #define CONFIG_HPS_CLK_CAN0_HZ 12500000
75*35546f6fSPavel Machek #define CONFIG_HPS_CLK_CAN1_HZ 12500000
76*35546f6fSPavel Machek #define CONFIG_HPS_CLK_GPIODB_HZ 32000
77*35546f6fSPavel Machek #define CONFIG_HPS_CLK_L4_MP_HZ 100000000
78*35546f6fSPavel Machek #define CONFIG_HPS_CLK_L4_SP_HZ 100000000
79*35546f6fSPavel Machek 
80*35546f6fSPavel Machek #define CONFIG_HPS_ALTERAGRP_MPUCLK 1
81*35546f6fSPavel Machek #define CONFIG_HPS_ALTERAGRP_MAINCLK 4
82*35546f6fSPavel Machek #define CONFIG_HPS_ALTERAGRP_DBGATCLK 4
83*35546f6fSPavel Machek 
84*35546f6fSPavel Machek 
85*35546f6fSPavel Machek #endif /* __SOCFPGA_PLL_CONFIG_H__ */
86