13bf801a2SAndrej Rosano /* 23bf801a2SAndrej Rosano * USB armory MkI board initialization 33bf801a2SAndrej Rosano * http://inversepath.com/usbarmory 43bf801a2SAndrej Rosano * 53bf801a2SAndrej Rosano * Copyright (C) 2015, Inverse Path 63bf801a2SAndrej Rosano * Andrej Rosano <andrej@inversepath.com> 73bf801a2SAndrej Rosano * 83bf801a2SAndrej Rosano * SPDX-License-Identifier: GPL-2.0+ 93bf801a2SAndrej Rosano */ 103bf801a2SAndrej Rosano 113bf801a2SAndrej Rosano #include <common.h> 123bf801a2SAndrej Rosano #include <asm/io.h> 133bf801a2SAndrej Rosano #include <asm/arch/imx-regs.h> 143bf801a2SAndrej Rosano #include <asm/arch/sys_proto.h> 153bf801a2SAndrej Rosano #include <asm/arch/crm_regs.h> 163bf801a2SAndrej Rosano #include <asm/arch/clock.h> 173bf801a2SAndrej Rosano #include <asm/arch/iomux-mx53.h> 183bf801a2SAndrej Rosano #include <asm/errno.h> 193bf801a2SAndrej Rosano #include <i2c.h> 203bf801a2SAndrej Rosano #include <mmc.h> 213bf801a2SAndrej Rosano #include <fsl_esdhc.h> 223bf801a2SAndrej Rosano #include <asm/gpio.h> 233bf801a2SAndrej Rosano 243bf801a2SAndrej Rosano DECLARE_GLOBAL_DATA_PTR; 253bf801a2SAndrej Rosano 263bf801a2SAndrej Rosano u32 get_board_rev(void) 273bf801a2SAndrej Rosano { 283bf801a2SAndrej Rosano struct iim_regs *iim = (struct iim_regs *)IMX_IIM_BASE; 293bf801a2SAndrej Rosano struct fuse_bank *bank = &iim->bank[0]; 303bf801a2SAndrej Rosano struct fuse_bank0_regs *fuse = 313bf801a2SAndrej Rosano (struct fuse_bank0_regs *)bank->fuse_regs; 323bf801a2SAndrej Rosano 333bf801a2SAndrej Rosano int rev = readl(&fuse->gp[6]); 343bf801a2SAndrej Rosano 353bf801a2SAndrej Rosano return (get_cpu_rev() & ~(0xF << 8)) | (rev & 0xF) << 8; 363bf801a2SAndrej Rosano } 373bf801a2SAndrej Rosano 383bf801a2SAndrej Rosano struct fsl_esdhc_cfg esdhc_cfg[1] = { 393bf801a2SAndrej Rosano {MMC_SDHC1_BASE_ADDR} 403bf801a2SAndrej Rosano }; 413bf801a2SAndrej Rosano 423bf801a2SAndrej Rosano int board_mmc_getcd(struct mmc *mmc) 433bf801a2SAndrej Rosano { 443bf801a2SAndrej Rosano /* CD not present */ 453bf801a2SAndrej Rosano return 1; 463bf801a2SAndrej Rosano } 473bf801a2SAndrej Rosano 483bf801a2SAndrej Rosano int board_mmc_init(bd_t *bis) 493bf801a2SAndrej Rosano { 503bf801a2SAndrej Rosano int ret = 0; 513bf801a2SAndrej Rosano 523bf801a2SAndrej Rosano esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK); 533bf801a2SAndrej Rosano ret = fsl_esdhc_initialize(bis, &esdhc_cfg[0]); 543bf801a2SAndrej Rosano 553bf801a2SAndrej Rosano return ret; 563bf801a2SAndrej Rosano } 573bf801a2SAndrej Rosano 583bf801a2SAndrej Rosano #define SD_CMD_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_DSE_HIGH | \ 593bf801a2SAndrej Rosano PAD_CTL_PUS_100K_UP) 603bf801a2SAndrej Rosano #define I2C_PAD_CTRL (PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | \ 613bf801a2SAndrej Rosano PAD_CTL_PUS_100K_UP | PAD_CTL_ODE) 623bf801a2SAndrej Rosano #define PAD_CTRL_UP PAD_CTL_PUS_100K_UP 633bf801a2SAndrej Rosano #define PAD_CTRL_GND PAD_CTL_PUS_100K_DOWN 643bf801a2SAndrej Rosano 653bf801a2SAndrej Rosano static void setup_iomux_sd(void) 663bf801a2SAndrej Rosano { 673bf801a2SAndrej Rosano static const iomux_v3_cfg_t pads[] = { 683bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_SD1_CMD__ESDHC1_CMD, SD_CMD_PAD_CTRL), 693bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_SD1_CLK__ESDHC1_CLK, MX53_SDHC_PAD_CTRL), 703bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_SD1_DATA0__ESDHC1_DAT0, 713bf801a2SAndrej Rosano MX53_SDHC_PAD_CTRL), 723bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_SD1_DATA1__ESDHC1_DAT1, 733bf801a2SAndrej Rosano MX53_SDHC_PAD_CTRL), 743bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_SD1_DATA2__ESDHC1_DAT2, 753bf801a2SAndrej Rosano MX53_SDHC_PAD_CTRL), 763bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_SD1_DATA3__ESDHC1_DAT3, 773bf801a2SAndrej Rosano MX53_SDHC_PAD_CTRL), 783bf801a2SAndrej Rosano MX53_PAD_EIM_DA13__GPIO3_13, 793bf801a2SAndrej Rosano }; 803bf801a2SAndrej Rosano 813bf801a2SAndrej Rosano imx_iomux_v3_setup_multiple_pads(pads, ARRAY_SIZE(pads)); 823bf801a2SAndrej Rosano } 833bf801a2SAndrej Rosano 843bf801a2SAndrej Rosano static void setup_iomux_led(void) 853bf801a2SAndrej Rosano { 863bf801a2SAndrej Rosano static const iomux_v3_cfg_t pads[] = { 873bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT6__GPIO4_27, 883bf801a2SAndrej Rosano PAD_CTL_PUS_100K_DOWN), 893bf801a2SAndrej Rosano }; 903bf801a2SAndrej Rosano 913bf801a2SAndrej Rosano imx_iomux_v3_setup_multiple_pads(pads, ARRAY_SIZE(pads)); 923bf801a2SAndrej Rosano } 933bf801a2SAndrej Rosano 943bf801a2SAndrej Rosano static void setup_iomux_i2c(void) 953bf801a2SAndrej Rosano { 963bf801a2SAndrej Rosano static const iomux_v3_cfg_t pads[] = { 973bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D28__I2C1_SDA, I2C_PAD_CTRL), 983bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D21__I2C1_SCL, I2C_PAD_CTRL), 993bf801a2SAndrej Rosano }; 1003bf801a2SAndrej Rosano 1013bf801a2SAndrej Rosano imx_iomux_v3_setup_multiple_pads(pads, ARRAY_SIZE(pads)); 1023bf801a2SAndrej Rosano } 1033bf801a2SAndrej Rosano 1043bf801a2SAndrej Rosano static void setup_iomux_pinheader(void) 1053bf801a2SAndrej Rosano { 1063bf801a2SAndrej Rosano static const iomux_v3_cfg_t pads[] = { 1073bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT8__GPIO5_26, PAD_CTRL_UP), 1083bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT9__GPIO5_27, PAD_CTRL_UP), 1093bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT10__UART1_TXD_MUX, 1103bf801a2SAndrej Rosano MX53_UART_PAD_CTRL), 1113bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT11__UART1_RXD_MUX, 1123bf801a2SAndrej Rosano MX53_UART_PAD_CTRL), 1133bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT12__GPIO5_30, PAD_CTRL_UP), 1143bf801a2SAndrej Rosano }; 1153bf801a2SAndrej Rosano 1163bf801a2SAndrej Rosano imx_iomux_v3_setup_multiple_pads(pads, ARRAY_SIZE(pads)); 1173bf801a2SAndrej Rosano } 1183bf801a2SAndrej Rosano 1193bf801a2SAndrej Rosano static void setup_iomux_unused_boot(void) 1203bf801a2SAndrej Rosano { 1213bf801a2SAndrej Rosano static const iomux_v3_cfg_t pads[] = { 1223bf801a2SAndrej Rosano /* Pulled-up pads */ 1233bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_A21__GPIO2_17, PAD_CTRL_UP), 1243bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA0__GPIO3_0, PAD_CTRL_UP), 1253bf801a2SAndrej Rosano 1263bf801a2SAndrej Rosano /* Grounded pads */ 1273bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_LBA__GPIO2_27, PAD_CTRL_GND), 1283bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_EB0__GPIO2_28, PAD_CTRL_GND), 1293bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_EB1__GPIO2_29, PAD_CTRL_GND), 1303bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_A16__GPIO2_22, PAD_CTRL_GND), 1313bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_A17__GPIO2_21, PAD_CTRL_GND), 1323bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_A18__GPIO2_20, PAD_CTRL_GND), 1333bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_A19__GPIO2_19, PAD_CTRL_GND), 1343bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_A20__GPIO2_18, PAD_CTRL_GND), 1353bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_A22__GPIO2_16, PAD_CTRL_GND), 1363bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA1__GPIO3_1, PAD_CTRL_GND), 1373bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA2__GPIO3_2, PAD_CTRL_GND), 1383bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA3__GPIO3_3, PAD_CTRL_GND), 1393bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA4__GPIO3_4, PAD_CTRL_GND), 1403bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA5__GPIO3_5, PAD_CTRL_GND), 1413bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA6__GPIO3_6, PAD_CTRL_GND), 1423bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA7__GPIO3_7, PAD_CTRL_GND), 1433bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA8__GPIO3_8, PAD_CTRL_GND), 1443bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA9__GPIO3_9, PAD_CTRL_GND), 1453bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA10__GPIO3_10, PAD_CTRL_GND), 1463bf801a2SAndrej Rosano }; 1473bf801a2SAndrej Rosano 1483bf801a2SAndrej Rosano imx_iomux_v3_setup_multiple_pads(pads, ARRAY_SIZE(pads)); 1493bf801a2SAndrej Rosano } 1503bf801a2SAndrej Rosano 1513bf801a2SAndrej Rosano static void setup_iomux_unused_nc(void) 1523bf801a2SAndrej Rosano { 1533bf801a2SAndrej Rosano /* Out of reset values define the pin values before the 1543bf801a2SAndrej Rosano ROM is executed so we force all the not connected pins 1553bf801a2SAndrej Rosano to a known state */ 1563bf801a2SAndrej Rosano static const iomux_v3_cfg_t pads[] = { 1573bf801a2SAndrej Rosano /* CONTROL PINS block */ 1583bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_0__GPIO1_0, PAD_CTRL_UP), 1593bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_1__GPIO1_1, PAD_CTRL_UP), 1603bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_2__GPIO1_2, PAD_CTRL_UP), 1613bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_3__GPIO1_3, PAD_CTRL_UP), 1623bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_4__GPIO1_4, PAD_CTRL_UP), 1633bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_5__GPIO1_5, PAD_CTRL_UP), 1643bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_6__GPIO1_6, PAD_CTRL_UP), 1653bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_7__GPIO1_7, PAD_CTRL_UP), 1663bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_8__GPIO1_8, PAD_CTRL_UP), 1673bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_9__GPIO1_9, PAD_CTRL_UP), 1683bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_10__GPIO4_0, PAD_CTRL_UP), 1693bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_11__GPIO4_1, PAD_CTRL_UP), 1703bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_12__GPIO4_2, PAD_CTRL_UP), 1713bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_13__GPIO4_3, PAD_CTRL_UP), 1723bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_14__GPIO4_4, PAD_CTRL_UP), 1733bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_16__GPIO7_11, PAD_CTRL_UP), 1743bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_17__GPIO7_12, PAD_CTRL_UP), 1753bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_18__GPIO7_13, PAD_CTRL_UP), 1763bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_GPIO_19__GPIO4_5, PAD_CTRL_UP), 1773bf801a2SAndrej Rosano 1783bf801a2SAndrej Rosano /* EIM block */ 1793bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_OE__GPIO2_25, PAD_CTRL_UP), 1803bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_WAIT__GPIO5_0, PAD_CTRL_UP), 1813bf801a2SAndrej Rosano /* EIM_LBA: setup_iomux_unused_boot() */ 1823bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_RW__GPIO2_26, PAD_CTRL_UP), 1833bf801a2SAndrej Rosano /* EIM_EB0: setup_iomux_unused_boot() */ 1843bf801a2SAndrej Rosano /* EIM_EB1: setup_iomux_unused_boot() */ 1853bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_EB2__GPIO2_30, PAD_CTRL_UP), 1863bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_EB3__GPIO2_31, PAD_CTRL_UP), 1873bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_CS0__GPIO2_23, PAD_CTRL_UP), 1883bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_CS1__GPIO2_24, PAD_CTRL_UP), 1893bf801a2SAndrej Rosano /* EIM_A16: setup_iomux_unused_boot() */ 1903bf801a2SAndrej Rosano /* EIM_A17: setup_iomux_unused_boot() */ 1913bf801a2SAndrej Rosano /* EIM_A18: setup_iomux_unused_boot() */ 1923bf801a2SAndrej Rosano /* EIM_A19: setup_iomux_unused_boot() */ 1933bf801a2SAndrej Rosano /* EIM_A20: setup_iomux_unused_boot() */ 1943bf801a2SAndrej Rosano /* EIM_A21: setup_iomux_unused_boot() */ 1953bf801a2SAndrej Rosano /* EIM_A22: setup_iomux_unused_boot() */ 1963bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_A23__GPIO6_6, PAD_CTRL_UP), 1973bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_A24__GPIO5_4, PAD_CTRL_UP), 1983bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_A25__GPIO5_2, PAD_CTRL_UP), 1993bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D16__GPIO3_16, PAD_CTRL_UP), 2003bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D17__GPIO3_17, PAD_CTRL_UP), 2013bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D18__GPIO3_18, PAD_CTRL_UP), 2023bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D19__GPIO3_19, PAD_CTRL_UP), 2033bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D20__GPIO3_20, PAD_CTRL_UP), 2043bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D21__GPIO3_21, PAD_CTRL_UP), 2053bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D22__GPIO3_22, PAD_CTRL_UP), 2063bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D23__GPIO3_23, PAD_CTRL_UP), 2073bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D24__GPIO3_24, PAD_CTRL_UP), 2083bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D25__GPIO3_25, PAD_CTRL_UP), 2093bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D26__GPIO3_26, PAD_CTRL_UP), 2103bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D27__GPIO3_27, PAD_CTRL_UP), 2113bf801a2SAndrej Rosano /* EIM_D28: setup_iomux_unused_boot() */ 2123bf801a2SAndrej Rosano /* EIM_D29: setup_iomux_unused_boot() */ 2133bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D30__GPIO3_30, PAD_CTRL_UP), 2143bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_D31__GPIO3_31, PAD_CTRL_UP), 2153bf801a2SAndrej Rosano /* EIM_DA0: setup_iomux_unused_boot() */ 2163bf801a2SAndrej Rosano /* EIM_DA1: setup_iomux_unused_boot() */ 2173bf801a2SAndrej Rosano /* EIM_DA2: setup_iomux_unused_boot() */ 2183bf801a2SAndrej Rosano /* EIM_DA3: setup_iomux_unused_boot() */ 2193bf801a2SAndrej Rosano /* EIM_DA4: setup_iomux_unused_boot() */ 2203bf801a2SAndrej Rosano /* EIM_DA5: setup_iomux_unused_boot() */ 2213bf801a2SAndrej Rosano /* EIM_DA6: setup_iomux_unused_boot() */ 2223bf801a2SAndrej Rosano /* EIM_DA7: setup_iomux_unused_boot() */ 2233bf801a2SAndrej Rosano /* EIM_DA8: setup_iomux_unused_boot() */ 2243bf801a2SAndrej Rosano /* EIM_DA9: setup_iomux_unused_boot() */ 2253bf801a2SAndrej Rosano /* EIM_DA10: setup_iomux_unused_boot() */ 2263bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA11__GPIO3_11, PAD_CTRL_UP), 2273bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA12__GPIO3_12, PAD_CTRL_UP), 2283bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA13__GPIO3_13, PAD_CTRL_UP), 2293bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA14__GPIO3_14, PAD_CTRL_UP), 2303bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_EIM_DA15__GPIO3_15, PAD_CTRL_UP), 2313bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_NANDF_WE_B__GPIO6_12, PAD_CTRL_UP), 2323bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_NANDF_RE_B__GPIO6_13, PAD_CTRL_UP), 2333bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_NANDF_ALE__GPIO6_8, PAD_CTRL_UP), 2343bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_NANDF_CLE__GPIO6_7, PAD_CTRL_UP), 2353bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_NANDF_WP_B__GPIO6_9, PAD_CTRL_UP), 2363bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_NANDF_RB0__GPIO6_10, PAD_CTRL_UP), 2373bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_NANDF_CS0__GPIO6_11, PAD_CTRL_UP), 2383bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_NANDF_CS1__GPIO6_14, PAD_CTRL_UP), 2393bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_NANDF_CS2__GPIO6_15, PAD_CTRL_UP), 2403bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_NANDF_CS3__GPIO6_16, PAD_CTRL_UP), 2413bf801a2SAndrej Rosano 2423bf801a2SAndrej Rosano /* MISC block */ 2433bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_FEC_MDC__GPIO1_31, PAD_CTRL_UP), 2443bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_FEC_MDIO__GPIO1_22, PAD_CTRL_UP), 2453bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_FEC_CRS_DV__GPIO1_25, PAD_CTRL_UP), 2463bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_FEC_REF_CLK__GPIO1_23, PAD_CTRL_UP), 2473bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_FEC_RX_ER__GPIO1_24, PAD_CTRL_UP), 2483bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_FEC_TX_EN__GPIO1_28, PAD_CTRL_UP), 2493bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_FEC_RXD0__GPIO1_27, PAD_CTRL_UP), 2503bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_FEC_RXD1__GPIO1_26, PAD_CTRL_UP), 2513bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_FEC_TXD0__GPIO1_30, PAD_CTRL_UP), 2523bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_FEC_TXD1__GPIO1_29, PAD_CTRL_UP), 2533bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_KEY_COL0__GPIO4_6, PAD_CTRL_UP), 2543bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_KEY_ROW0__GPIO4_7, PAD_CTRL_UP), 2553bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_KEY_COL1__GPIO4_8, PAD_CTRL_UP), 2563bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_KEY_ROW1__GPIO4_9, PAD_CTRL_UP), 2573bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_KEY_COL2__GPIO4_10, PAD_CTRL_UP), 2583bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_KEY_ROW2__GPIO4_11, PAD_CTRL_UP), 2593bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_KEY_COL3__GPIO4_12, PAD_CTRL_UP), 2603bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_KEY_ROW3__GPIO4_13, PAD_CTRL_UP), 2613bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_KEY_COL4__GPIO4_14, PAD_CTRL_UP), 2623bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_KEY_ROW4__GPIO4_15, PAD_CTRL_UP), 2633bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_SD2_CMD__GPIO1_11, PAD_CTRL_UP), 2643bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_SD2_CLK__GPIO1_10, PAD_CTRL_UP), 2653bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_SD2_DATA0__GPIO1_15, PAD_CTRL_UP), 2663bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_SD2_DATA1__GPIO1_14, PAD_CTRL_UP), 2673bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_SD2_DATA2__GPIO1_13, PAD_CTRL_UP), 2683bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_SD2_DATA3__GPIO1_12, PAD_CTRL_UP), 2693bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_BUFFER_EN__GPIO7_1, PAD_CTRL_UP), 2703bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_CS_0__GPIO7_9, PAD_CTRL_UP), 2713bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_CS_1__GPIO7_10, PAD_CTRL_UP), 2723bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DA_0__GPIO7_6, PAD_CTRL_UP), 2733bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DA_1__GPIO7_7, PAD_CTRL_UP), 2743bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DA_2__GPIO7_8, PAD_CTRL_UP), 2753bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA0__GPIO2_0, PAD_CTRL_UP), 2763bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA1__GPIO2_1, PAD_CTRL_UP), 2773bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA2__GPIO2_2, PAD_CTRL_UP), 2783bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA3__GPIO2_3, PAD_CTRL_UP), 2793bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA4__GPIO2_4, PAD_CTRL_UP), 2803bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA5__GPIO2_5, PAD_CTRL_UP), 2813bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA6__GPIO2_6, PAD_CTRL_UP), 2823bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA7__GPIO2_7, PAD_CTRL_UP), 2833bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA8__GPIO2_8, PAD_CTRL_UP), 2843bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA9__GPIO2_9, PAD_CTRL_UP), 2853bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA10__GPIO2_10, PAD_CTRL_UP), 2863bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA11__GPIO2_11, PAD_CTRL_UP), 2873bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA12__GPIO2_12, PAD_CTRL_UP), 2883bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA13__GPIO2_13, PAD_CTRL_UP), 2893bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA14__GPIO2_14, PAD_CTRL_UP), 2903bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DATA15__GPIO2_15, PAD_CTRL_UP), 2913bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DIOR__GPIO7_3, PAD_CTRL_UP), 2923bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DIOW__GPIO6_17, PAD_CTRL_UP), 2933bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DMACK__GPIO6_18, PAD_CTRL_UP), 2943bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_DMARQ__GPIO7_0, PAD_CTRL_UP), 2953bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_INTRQ__GPIO7_2, PAD_CTRL_UP), 2963bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_IORDY__GPIO7_5, PAD_CTRL_UP), 2973bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_PATA_RESET_B__GPIO7_4, PAD_CTRL_UP), 2983bf801a2SAndrej Rosano 2993bf801a2SAndrej Rosano /* IPU block */ 3003bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT4__GPIO5_22, PAD_CTRL_UP), 3013bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT5__GPIO5_23, PAD_CTRL_UP), 3023bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT6__GPIO5_24, PAD_CTRL_UP), 3033bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT7__GPIO5_25, PAD_CTRL_UP), 3043bf801a2SAndrej Rosano /* CSI0_DAT8: setup_iomux_pinheader() */ 3053bf801a2SAndrej Rosano /* CSI0_DAT9: setup_iomux_pinheader() */ 3063bf801a2SAndrej Rosano /* CSI0_DAT10: setup_iomux_pinheader() */ 3073bf801a2SAndrej Rosano /* CSI0_DAT11: setup_iomux_pinheader() */ 3083bf801a2SAndrej Rosano /* CSI0_DAT12: setup_iomux_pinheader() */ 3093bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT13__GPIO5_31, PAD_CTRL_UP), 3103bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT14__GPIO6_0, PAD_CTRL_UP), 3113bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT15__GPIO6_1, PAD_CTRL_UP), 3123bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT16__GPIO6_2, PAD_CTRL_UP), 3133bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT17__GPIO6_3, PAD_CTRL_UP), 3143bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT18__GPIO6_4, PAD_CTRL_UP), 3153bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DAT19__GPIO6_5, PAD_CTRL_UP), 3163bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_VSYNC__GPIO5_21, PAD_CTRL_UP), 3173bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_PIXCLK__GPIO5_18, PAD_CTRL_UP), 3183bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_MCLK__GPIO5_19, PAD_CTRL_UP), 3193bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_CSI0_DATA_EN__GPIO5_20, PAD_CTRL_UP), 3203bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DI0_PIN2__GPIO4_18, PAD_CTRL_UP), 3213bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DI0_PIN3__GPIO4_19, PAD_CTRL_UP), 3223bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DI0_PIN4__GPIO4_20, PAD_CTRL_UP), 3233bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DI0_PIN15__GPIO4_17, PAD_CTRL_UP), 3243bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT0__GPIO4_21, PAD_CTRL_UP), 3253bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT1__GPIO4_22, PAD_CTRL_UP), 3263bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT2__GPIO4_23, PAD_CTRL_UP), 3273bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT3__GPIO4_24, PAD_CTRL_UP), 3283bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT4__GPIO4_25, PAD_CTRL_UP), 3293bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT5__GPIO4_26, PAD_CTRL_UP), 3303bf801a2SAndrej Rosano /* DISP0_DAT6: setup_iomux_led() */ 3313bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT7__GPIO4_28, PAD_CTRL_UP), 3323bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT8__GPIO4_29, PAD_CTRL_UP), 3333bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT9__GPIO4_30, PAD_CTRL_UP), 3343bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT10__GPIO4_31, PAD_CTRL_UP), 3353bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT11__GPIO5_5, PAD_CTRL_UP), 3363bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT12__GPIO5_6, PAD_CTRL_UP), 3373bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT13__GPIO5_7, PAD_CTRL_UP), 3383bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT14__GPIO5_8, PAD_CTRL_UP), 3393bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT15__GPIO5_9, PAD_CTRL_UP), 3403bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT16__GPIO5_10, PAD_CTRL_UP), 3413bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT17__GPIO5_11, PAD_CTRL_UP), 3423bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT18__GPIO5_12, PAD_CTRL_UP), 3433bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT19__GPIO5_13, PAD_CTRL_UP), 3443bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT20__GPIO5_14, PAD_CTRL_UP), 3453bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT21__GPIO5_15, PAD_CTRL_UP), 3463bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT22__GPIO5_16, PAD_CTRL_UP), 3473bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DISP0_DAT23__GPIO5_17, PAD_CTRL_UP), 3483bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_DI0_DISP_CLK__GPIO4_16, PAD_CTRL_UP), 3493bf801a2SAndrej Rosano 3503bf801a2SAndrej Rosano /* LVDS block */ 3513bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_LVDS0_TX0_P__GPIO7_30, PAD_CTRL_UP), 3523bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_LVDS0_TX1_P__GPIO7_28, PAD_CTRL_UP), 3533bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_LVDS0_TX2_P__GPIO7_26, PAD_CTRL_UP), 3543bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_LVDS0_TX3_P__GPIO7_22, PAD_CTRL_UP), 3553bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_LVDS1_TX0_P__GPIO6_30, PAD_CTRL_UP), 3563bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_LVDS1_TX1_P__GPIO6_28, PAD_CTRL_UP), 3573bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_LVDS1_TX2_P__GPIO6_24, PAD_CTRL_UP), 3583bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_LVDS1_TX3_P__GPIO6_22, PAD_CTRL_UP), 3593bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_LVDS0_CLK_P__GPIO7_24, PAD_CTRL_UP), 3603bf801a2SAndrej Rosano NEW_PAD_CTRL(MX53_PAD_LVDS1_CLK_P__GPIO6_26, PAD_CTRL_UP), 3613bf801a2SAndrej Rosano }; 3623bf801a2SAndrej Rosano 3633bf801a2SAndrej Rosano imx_iomux_v3_setup_multiple_pads(pads, ARRAY_SIZE(pads)); 3643bf801a2SAndrej Rosano } 3653bf801a2SAndrej Rosano 3663bf801a2SAndrej Rosano #define CPU_CLOCK 800 3673bf801a2SAndrej Rosano 3683bf801a2SAndrej Rosano static void set_clock(void) 3693bf801a2SAndrej Rosano { 3703bf801a2SAndrej Rosano u32 ref_clk = MXC_HCLK; 3713bf801a2SAndrej Rosano const uint32_t cpuclk = CPU_CLOCK; 3723bf801a2SAndrej Rosano const uint32_t dramclk = 400; 3733bf801a2SAndrej Rosano int ret; 3743bf801a2SAndrej Rosano 3753bf801a2SAndrej Rosano ret = mxc_set_clock(ref_clk, cpuclk, MXC_ARM_CLK); 3763bf801a2SAndrej Rosano if (ret) 3773bf801a2SAndrej Rosano printf("CPU: Switch CPU clock to %dMHZ failed\n", cpuclk); 3783bf801a2SAndrej Rosano 3793bf801a2SAndrej Rosano ret = mxc_set_clock(ref_clk, dramclk, MXC_PERIPH_CLK); 3803bf801a2SAndrej Rosano if (ret) 3813bf801a2SAndrej Rosano printf("CPU: Switch peripheral clock to %dMHz failed\n", 3823bf801a2SAndrej Rosano dramclk); 3833bf801a2SAndrej Rosano 3843bf801a2SAndrej Rosano ret = mxc_set_clock(ref_clk, dramclk, MXC_DDR_CLK); 3853bf801a2SAndrej Rosano if (ret) 3863bf801a2SAndrej Rosano printf("CPU: Switch DDR clock to %dMHz failed\n", dramclk); 3873bf801a2SAndrej Rosano } 3883bf801a2SAndrej Rosano 3893bf801a2SAndrej Rosano int board_early_init_f(void) 3903bf801a2SAndrej Rosano { 3913bf801a2SAndrej Rosano setup_iomux_unused_nc(); 3923bf801a2SAndrej Rosano setup_iomux_unused_boot(); 3933bf801a2SAndrej Rosano setup_iomux_sd(); 3943bf801a2SAndrej Rosano setup_iomux_led(); 3953bf801a2SAndrej Rosano setup_iomux_pinheader(); 3963bf801a2SAndrej Rosano set_clock(); 3973bf801a2SAndrej Rosano return 0; 3983bf801a2SAndrej Rosano } 3993bf801a2SAndrej Rosano 4003bf801a2SAndrej Rosano int board_init(void) 4013bf801a2SAndrej Rosano { 4023bf801a2SAndrej Rosano gd->bd->bi_boot_params = PHYS_SDRAM + 0x100; 4033bf801a2SAndrej Rosano setup_iomux_i2c(); 4043bf801a2SAndrej Rosano return 0; 4053bf801a2SAndrej Rosano } 4063bf801a2SAndrej Rosano 4073bf801a2SAndrej Rosano int dram_init(void) 4083bf801a2SAndrej Rosano { 4093bf801a2SAndrej Rosano gd->ram_size = get_ram_size((void *)CONFIG_SYS_SDRAM_BASE, 1 << 30); 4103bf801a2SAndrej Rosano return 0; 4113bf801a2SAndrej Rosano } 4123bf801a2SAndrej Rosano 4133bf801a2SAndrej Rosano int checkboard(void) 4143bf801a2SAndrej Rosano { 4153bf801a2SAndrej Rosano puts("Board: Inverse Path USB armory MkI\n"); 4163bf801a2SAndrej Rosano return 0; 4173bf801a2SAndrej Rosano } 418*a02ab5eaSAndrej Rosano 419*a02ab5eaSAndrej Rosano #ifndef CONFIG_CMDLINE 420*a02ab5eaSAndrej Rosano static char *ext2_argv[] = { 421*a02ab5eaSAndrej Rosano "ext2load", 422*a02ab5eaSAndrej Rosano "mmc", 423*a02ab5eaSAndrej Rosano "0:1", 424*a02ab5eaSAndrej Rosano USBARMORY_FIT_ADDR, 425*a02ab5eaSAndrej Rosano USBARMORY_FIT_PATH 426*a02ab5eaSAndrej Rosano }; 427*a02ab5eaSAndrej Rosano 428*a02ab5eaSAndrej Rosano static char *bootm_argv[] = { 429*a02ab5eaSAndrej Rosano "bootm", 430*a02ab5eaSAndrej Rosano USBARMORY_FIT_ADDR 431*a02ab5eaSAndrej Rosano }; 432*a02ab5eaSAndrej Rosano 433*a02ab5eaSAndrej Rosano int board_run_command(const char *cmdline) 434*a02ab5eaSAndrej Rosano { 435*a02ab5eaSAndrej Rosano printf("%s %s %s %s %s\n", ext2_argv[0], ext2_argv[1], ext2_argv[2], 436*a02ab5eaSAndrej Rosano ext2_argv[3], ext2_argv[4]); 437*a02ab5eaSAndrej Rosano 438*a02ab5eaSAndrej Rosano if (do_ext2load(NULL, 0, 5, ext2_argv) != 0) { 439*a02ab5eaSAndrej Rosano udelay(5*1000*1000); 440*a02ab5eaSAndrej Rosano return 1; 441*a02ab5eaSAndrej Rosano } 442*a02ab5eaSAndrej Rosano 443*a02ab5eaSAndrej Rosano printf("%s %s\n", bootm_argv[0], bootm_argv[1]); 444*a02ab5eaSAndrej Rosano do_bootm(NULL, 0, 2, bootm_argv); 445*a02ab5eaSAndrej Rosano 446*a02ab5eaSAndrej Rosano return 1; 447*a02ab5eaSAndrej Rosano } 448*a02ab5eaSAndrej Rosano #endif 449