1afee3fb8SBin Meng /*
2afee3fb8SBin Meng * Copyright (C) 2015, Bin Meng <bmeng.cn@gmail.com>
3afee3fb8SBin Meng *
4afee3fb8SBin Meng * SPDX-License-Identifier: GPL-2.0+
5afee3fb8SBin Meng */
6afee3fb8SBin Meng
7afee3fb8SBin Meng #include <common.h>
8316fd392SBin Meng #include <asm/io.h>
9316fd392SBin Meng #include <asm/arch/device.h>
10316fd392SBin Meng #include <asm/arch/quark.h>
11afee3fb8SBin Meng
12316fd392SBin Meng /*
13316fd392SBin Meng * Intel Galileo gen2 board uses GPIO Resume Well bank pin0 as the PERST# pin.
14316fd392SBin Meng *
15316fd392SBin Meng * We cannot use any public GPIO APIs in <asm-generic/gpio.h> to control this
16316fd392SBin Meng * pin, as these APIs will eventually call into gpio_ich6_ofdata_to_platdata()
17316fd392SBin Meng * in the Intel ICH6 GPIO driver where it calls PCI configuration space access
18316fd392SBin Meng * APIs which will trigger PCI enumeration process.
19316fd392SBin Meng *
20316fd392SBin Meng * Check <asm/arch-quark/quark.h> for more details.
21316fd392SBin Meng */
board_assert_perst(void)22316fd392SBin Meng void board_assert_perst(void)
23316fd392SBin Meng {
24316fd392SBin Meng u32 base, port, val;
25316fd392SBin Meng
26316fd392SBin Meng /* retrieve the GPIO IO base */
27*2b7ff261SBin Meng qrk_pci_read_config_dword(QUARK_LEGACY_BRIDGE, LB_GBA, &base);
28316fd392SBin Meng base = (base & 0xffff) & ~0x7f;
29316fd392SBin Meng
30316fd392SBin Meng /* enable the pin */
31316fd392SBin Meng port = base + 0x20;
32316fd392SBin Meng val = inl(port);
33316fd392SBin Meng val |= (1 << 0);
34316fd392SBin Meng outl(val, port);
35316fd392SBin Meng
36316fd392SBin Meng /* configure the pin as output */
37316fd392SBin Meng port = base + 0x24;
38316fd392SBin Meng val = inl(port);
39316fd392SBin Meng val &= ~(1 << 0);
40316fd392SBin Meng outl(val, port);
41316fd392SBin Meng
42316fd392SBin Meng /* pull it down (assert) */
43316fd392SBin Meng port = base + 0x28;
44316fd392SBin Meng val = inl(port);
45316fd392SBin Meng val &= ~(1 << 0);
46316fd392SBin Meng outl(val, port);
47316fd392SBin Meng }
48316fd392SBin Meng
board_deassert_perst(void)49316fd392SBin Meng void board_deassert_perst(void)
50316fd392SBin Meng {
51316fd392SBin Meng u32 base, port, val;
52316fd392SBin Meng
53316fd392SBin Meng /* retrieve the GPIO IO base */
54*2b7ff261SBin Meng qrk_pci_read_config_dword(QUARK_LEGACY_BRIDGE, LB_GBA, &base);
55316fd392SBin Meng base = (base & 0xffff) & ~0x7f;
56316fd392SBin Meng
57316fd392SBin Meng /* pull it up (de-assert) */
58316fd392SBin Meng port = base + 0x28;
59316fd392SBin Meng val = inl(port);
60316fd392SBin Meng val |= (1 << 0);
61316fd392SBin Meng outl(val, port);
62316fd392SBin Meng }
63