15ad86216SSascha Hauer /*
25ad86216SSascha Hauer *
35ad86216SSascha Hauer * (c) 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
45ad86216SSascha Hauer *
51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
65ad86216SSascha Hauer */
75ad86216SSascha Hauer
85ad86216SSascha Hauer
95ad86216SSascha Hauer #include <common.h>
10a2bb7105SGuennadi Liakhovetski #include <s6e63d6.h>
11736fead8SBen Warren #include <netdev.h>
1286271115SStefano Babic #include <asm/arch/clock.h>
1386271115SStefano Babic #include <asm/arch/imx-regs.h>
14*c62db35dSSimon Glass #include <asm/mach-types.h>
1547c5455aSHelmut Raiger #include <asm/arch/sys_proto.h>
165ad86216SSascha Hauer
175ad86216SSascha Hauer DECLARE_GLOBAL_DATA_PTR;
185ad86216SSascha Hauer
dram_init(void)195ad86216SSascha Hauer int dram_init(void)
205ad86216SSascha Hauer {
21953ee4d0SFabio Estevam /* dram_init must store complete ramsize in gd->ram_size */
22a55d23ccSAlbert ARIBAUD gd->ram_size = get_ram_size((void *)PHYS_SDRAM_1,
23953ee4d0SFabio Estevam PHYS_SDRAM_1_SIZE);
245ad86216SSascha Hauer return 0;
255ad86216SSascha Hauer }
265ad86216SSascha Hauer
board_init(void)275ad86216SSascha Hauer int board_init(void)
285ad86216SSascha Hauer {
29953ee4d0SFabio Estevam
30953ee4d0SFabio Estevam gd->bd->bi_arch_number = MACH_TYPE_PCM037; /* board id for linux */
31953ee4d0SFabio Estevam gd->bd->bi_boot_params = (0x80000100); /* adress of boot parameters */
32953ee4d0SFabio Estevam
33953ee4d0SFabio Estevam return 0;
34953ee4d0SFabio Estevam }
35953ee4d0SFabio Estevam
board_early_init_f(void)36953ee4d0SFabio Estevam int board_early_init_f(void)
37953ee4d0SFabio Estevam {
3847c5455aSHelmut Raiger /* CS0: Nor Flash */
3947c5455aSHelmut Raiger static const struct mxc_weimcs cs0 = {
4047c5455aSHelmut Raiger /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
4147c5455aSHelmut Raiger CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 15, 0, 0, 3),
4247c5455aSHelmut Raiger /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
4347c5455aSHelmut Raiger CSCR_L(1, 0, 0, 0, 0, 1, 5, 0, 0, 0, 1, 1),
4447c5455aSHelmut Raiger /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
4547c5455aSHelmut Raiger CSCR_A(0, 0, 7, 2, 0, 0, 2, 1, 0, 0, 0, 0, 0, 0)
4647c5455aSHelmut Raiger };
475ad86216SSascha Hauer
4847c5455aSHelmut Raiger /* CS1: Network Controller */
4947c5455aSHelmut Raiger static const struct mxc_weimcs cs1 = {
5047c5455aSHelmut Raiger /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
5147c5455aSHelmut Raiger CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 31, 0, 0, 6),
5247c5455aSHelmut Raiger /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
5347c5455aSHelmut Raiger CSCR_L(4, 4, 4, 10, 4, 0, 5, 4, 0, 0, 0, 1),
5447c5455aSHelmut Raiger /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
5547c5455aSHelmut Raiger CSCR_A(4, 4, 4, 4, 0, 1, 4, 3, 0, 0, 0, 0, 1, 0)
5647c5455aSHelmut Raiger };
575ad86216SSascha Hauer
5847c5455aSHelmut Raiger /* CS4: SRAM */
5947c5455aSHelmut Raiger static const struct mxc_weimcs cs4 = {
6047c5455aSHelmut Raiger /* sp wp bcd bcs psz pme sync dol cnc wsc ew wws edc */
6147c5455aSHelmut Raiger CSCR_U(0, 0, 0, 0, 0, 0, 0, 0, 3, 24, 0, 4, 3),
6247c5455aSHelmut Raiger /* oea oen ebwa ebwn csa ebc dsz csn psr cre wrap csen */
6347c5455aSHelmut Raiger CSCR_L(2, 2, 2, 5, 2, 0, 5, 2, 0, 0, 0, 1),
6447c5455aSHelmut Raiger /* ebra ebrn rwa rwn mum lah lbn lba dww dct wwu age cnc2 fce*/
6547c5455aSHelmut Raiger CSCR_A(2, 2, 2, 2, 0, 0, 2, 2, 0, 0, 0, 0, 0, 0)
6647c5455aSHelmut Raiger };
6747c5455aSHelmut Raiger
6847c5455aSHelmut Raiger mxc_setup_weimcs(0, &cs0);
6947c5455aSHelmut Raiger mxc_setup_weimcs(1, &cs1);
7047c5455aSHelmut Raiger mxc_setup_weimcs(4, &cs4);
715ad86216SSascha Hauer
725ad86216SSascha Hauer /* setup pins for UART1 */
735ad86216SSascha Hauer mx31_gpio_mux(MUX_RXD1__UART1_RXD_MUX);
745ad86216SSascha Hauer mx31_gpio_mux(MUX_TXD1__UART1_TXD_MUX);
755ad86216SSascha Hauer mx31_gpio_mux(MUX_RTS1__UART1_RTS_B);
76b6b183c5SMagnus Lilja mx31_gpio_mux(MUX_CTS1__UART1_CTS_B);
775ad86216SSascha Hauer
785ad86216SSascha Hauer /* setup pins for I2C2 (for EEPROM, RTC) */
795ad86216SSascha Hauer mx31_gpio_mux(MUX_CSPI2_MOSI__I2C2_SCL);
80b6b183c5SMagnus Lilja mx31_gpio_mux(MUX_CSPI2_MISO__I2C2_SDA);
815ad86216SSascha Hauer
825ad86216SSascha Hauer return 0;
835ad86216SSascha Hauer }
845ad86216SSascha Hauer
859660e442SHelmut Raiger #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)86a2bb7105SGuennadi Liakhovetski int board_late_init(void)
87a2bb7105SGuennadi Liakhovetski {
88a2bb7105SGuennadi Liakhovetski #ifdef CONFIG_S6E63D6
89a2bb7105SGuennadi Liakhovetski struct s6e63d6 data = {
90a2bb7105SGuennadi Liakhovetski /*
91a2bb7105SGuennadi Liakhovetski * See comment in mxc_spi.c::decode_cs() for .cs field format.
92a2bb7105SGuennadi Liakhovetski * We use GPIO 57 as a chipselect for the S6E63D6 and chipselect
93a2bb7105SGuennadi Liakhovetski * 2 of the SPI controller #1, since it is unused.
94a2bb7105SGuennadi Liakhovetski */
95a2bb7105SGuennadi Liakhovetski .cs = 2 | (57 << 8),
96a2bb7105SGuennadi Liakhovetski .bus = 0,
97a2bb7105SGuennadi Liakhovetski .id = 0,
98a2bb7105SGuennadi Liakhovetski };
99a2bb7105SGuennadi Liakhovetski int ret;
100a2bb7105SGuennadi Liakhovetski
101a2bb7105SGuennadi Liakhovetski /* SPI1 */
102a2bb7105SGuennadi Liakhovetski mx31_gpio_mux(MUX_CSPI1_SCLK__CSPI1_CLK);
103a2bb7105SGuennadi Liakhovetski mx31_gpio_mux(MUX_CSPI1_SPI_RDY__CSPI1_DATAREADY_B);
104a2bb7105SGuennadi Liakhovetski mx31_gpio_mux(MUX_CSPI1_MOSI__CSPI1_MOSI);
105a2bb7105SGuennadi Liakhovetski mx31_gpio_mux(MUX_CSPI1_MISO__CSPI1_MISO);
106a2bb7105SGuennadi Liakhovetski mx31_gpio_mux(MUX_CSPI1_SS0__CSPI1_SS0_B);
107a2bb7105SGuennadi Liakhovetski mx31_gpio_mux(MUX_CSPI1_SS1__CSPI1_SS1_B);
108a2bb7105SGuennadi Liakhovetski mx31_gpio_mux(MUX_CSPI1_SS2__CSPI1_SS2_B);
109a2bb7105SGuennadi Liakhovetski
110a2bb7105SGuennadi Liakhovetski /* start SPI1 clock */
111a2bb7105SGuennadi Liakhovetski __REG(CCM_CGR2) = __REG(CCM_CGR2) | (3 << 2);
112a2bb7105SGuennadi Liakhovetski
113a2bb7105SGuennadi Liakhovetski /* GPIO 57 */
114a2bb7105SGuennadi Liakhovetski /* sw_mux_ctl_key_col4_key_col5_key_col6_key_col7 */
115a2bb7105SGuennadi Liakhovetski mx31_gpio_mux(IOMUX_MODE(0x63, MUX_CTL_GPIO));
116a2bb7105SGuennadi Liakhovetski
117a2bb7105SGuennadi Liakhovetski /* SPI1 CS2 is free */
118a2bb7105SGuennadi Liakhovetski ret = s6e63d6_init(&data);
119a2bb7105SGuennadi Liakhovetski if (ret)
120a2bb7105SGuennadi Liakhovetski return ret;
121a2bb7105SGuennadi Liakhovetski
122a2bb7105SGuennadi Liakhovetski /*
123a2bb7105SGuennadi Liakhovetski * This is a "magic" sequence to initialise a C0240QGLA / C0283QGLC
124a2bb7105SGuennadi Liakhovetski * OLED display connected to a S6E63D6 SPI display controller in the
125a2bb7105SGuennadi Liakhovetski * 18 bit RGB mode
126a2bb7105SGuennadi Liakhovetski */
127a2bb7105SGuennadi Liakhovetski s6e63d6_index(&data, 2);
128a2bb7105SGuennadi Liakhovetski s6e63d6_param(&data, 0x0182);
129a2bb7105SGuennadi Liakhovetski s6e63d6_index(&data, 3);
130a2bb7105SGuennadi Liakhovetski s6e63d6_param(&data, 0x8130);
131a2bb7105SGuennadi Liakhovetski s6e63d6_index(&data, 0x10);
132a2bb7105SGuennadi Liakhovetski s6e63d6_param(&data, 0x0000);
133a2bb7105SGuennadi Liakhovetski s6e63d6_index(&data, 5);
134a2bb7105SGuennadi Liakhovetski s6e63d6_param(&data, 0x0001);
135a2bb7105SGuennadi Liakhovetski s6e63d6_index(&data, 0x22);
136a2bb7105SGuennadi Liakhovetski #endif
137a2bb7105SGuennadi Liakhovetski return 0;
138a2bb7105SGuennadi Liakhovetski }
139a2bb7105SGuennadi Liakhovetski #endif
140a2bb7105SGuennadi Liakhovetski
checkboard(void)1415ad86216SSascha Hauer int checkboard (void)
1425ad86216SSascha Hauer {
1435ad86216SSascha Hauer printf("Board: Phytec phyCore i.MX31\n");
1445ad86216SSascha Hauer return 0;
1455ad86216SSascha Hauer }
146736fead8SBen Warren
board_eth_init(bd_t * bis)147736fead8SBen Warren int board_eth_init(bd_t *bis)
148736fead8SBen Warren {
149736fead8SBen Warren int rc = 0;
150736fead8SBen Warren #ifdef CONFIG_SMC911X
151736fead8SBen Warren rc = smc911x_initialize(0, CONFIG_SMC911X_BASE);
152736fead8SBen Warren #endif
153736fead8SBen Warren return rc;
154736fead8SBen Warren }
155