xref: /rk3399_rockchip-uboot/board/imgtec/malta/lowlevel_init.S (revision baf37f06c5cc51d2b9d71a2c83d5d92de60203a9)
17a9d109bSPaul Burton/*
27a9d109bSPaul Burton * Copyright (C) 2013 Gabor Juhos <juhosg@openwrt.org>
37a9d109bSPaul Burton *
47a9d109bSPaul Burton * SPDX-License-Identifier:	GPL-2.0
57a9d109bSPaul Burton */
67a9d109bSPaul Burton
77a9d109bSPaul Burton#include <config.h>
87a9d109bSPaul Burton#include <gt64120.h>
9*baf37f06SPaul Burton#include <msc01.h>
10*baf37f06SPaul Burton#include <pci.h>
117a9d109bSPaul Burton
127a9d109bSPaul Burton#include <asm/addrspace.h>
137a9d109bSPaul Burton#include <asm/regdef.h>
147a9d109bSPaul Burton#include <asm/malta.h>
157a9d109bSPaul Burton
167a9d109bSPaul Burton#ifdef CONFIG_SYS_BIG_ENDIAN
177a9d109bSPaul Burton#define CPU_TO_GT32(_x)		((_x))
187a9d109bSPaul Burton#else
197a9d109bSPaul Burton#define CPU_TO_GT32(_x) (					\
207a9d109bSPaul Burton	(((_x) & 0xff) << 24) | (((_x) & 0xff00) << 8) |	\
217a9d109bSPaul Burton	(((_x) & 0xff0000) >> 8) | (((_x) & 0xff000000) >> 24))
227a9d109bSPaul Burton#endif
237a9d109bSPaul Burton
247a9d109bSPaul Burton	.text
257a9d109bSPaul Burton	.set noreorder
267a9d109bSPaul Burton	.set mips32
277a9d109bSPaul Burton
287a9d109bSPaul Burton	.globl	lowlevel_init
297a9d109bSPaul Burtonlowlevel_init:
30*baf37f06SPaul Burton	/* detect the core card */
31*baf37f06SPaul Burton	li	t0, KSEG1ADDR(MALTA_REVISION)
32*baf37f06SPaul Burton	lw	t0, 0(t0)
33*baf37f06SPaul Burton	srl	t0, t0, MALTA_REVISION_CORID_SHF
34*baf37f06SPaul Burton	andi	t0, t0, (MALTA_REVISION_CORID_MSK >> \
35*baf37f06SPaul Burton			 MALTA_REVISION_CORID_SHF)
36*baf37f06SPaul Burton
37*baf37f06SPaul Burton	/* core cards using the gt64120 system controller */
38*baf37f06SPaul Burton	li	t1, MALTA_REVISION_CORID_CORE_LV
39*baf37f06SPaul Burton	beq	t0, t1, _gt64120
40*baf37f06SPaul Burton
41*baf37f06SPaul Burton	/* core cards using the MSC01 system controller */
42*baf37f06SPaul Burton	 li	t1, MALTA_REVISION_CORID_CORE_FPGA6
43*baf37f06SPaul Burton	beq	t0, t1, _msc01
44*baf37f06SPaul Burton	 nop
45*baf37f06SPaul Burton
46*baf37f06SPaul Burton	/* unknown system controller */
47*baf37f06SPaul Burton	b	.
48*baf37f06SPaul Burton	 nop
497a9d109bSPaul Burton
507a9d109bSPaul Burton	/*
517a9d109bSPaul Burton	 * Load BAR registers of GT64120 as done by YAMON
527a9d109bSPaul Burton	 *
537a9d109bSPaul Burton	 * based on a patch sent by Antony Pavlov <antonynpavlov@gmail.com>
547a9d109bSPaul Burton	 * to the barebox mailing list.
557a9d109bSPaul Burton	 * The subject of the original patch:
567a9d109bSPaul Burton	 *   'MIPS: qemu-malta: add YAMON-style GT64120 memory map'
577a9d109bSPaul Burton	 * URL:
587a9d109bSPaul Burton	 * http://www.mail-archive.com/barebox@lists.infradead.org/msg06128.html
597a9d109bSPaul Burton	 *
607a9d109bSPaul Burton	 * based on write_bootloader() in qemu.git/hw/mips_malta.c
617a9d109bSPaul Burton	 * see GT64120 manual and qemu.git/hw/gt64xxx.c for details
627a9d109bSPaul Burton	 */
63*baf37f06SPaul Burton_gt64120:
647a9d109bSPaul Burton	/* move GT64120 registers from 0x14000000 to 0x1be00000 */
657a9d109bSPaul Burton	li	t1, KSEG1ADDR(GT_DEF_BASE)
667a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0xdf000000)
677a9d109bSPaul Burton	sw	t0, GT_ISD_OFS(t1)
687a9d109bSPaul Burton
697a9d109bSPaul Burton	/* setup MEM-to-PCI0 mapping */
707a9d109bSPaul Burton	li	t1, KSEG1ADDR(MALTA_GT_BASE)
717a9d109bSPaul Burton
727a9d109bSPaul Burton	/* setup PCI0 io window to 0x18000000-0x181fffff */
737a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0xc0000000)
747a9d109bSPaul Burton	sw	t0, GT_PCI0IOLD_OFS(t1)
757a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0x40000000)
767a9d109bSPaul Burton	sw	t0, GT_PCI0IOHD_OFS(t1)
777a9d109bSPaul Burton
787a9d109bSPaul Burton	/* setup PCI0 mem windows */
797a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0x80000000)
807a9d109bSPaul Burton	sw	t0, GT_PCI0M0LD_OFS(t1)
817a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0x3f000000)
827a9d109bSPaul Burton	sw	t0, GT_PCI0M0HD_OFS(t1)
837a9d109bSPaul Burton
847a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0xc1000000)
857a9d109bSPaul Burton	sw	t0, GT_PCI0M1LD_OFS(t1)
867a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0x5e000000)
877a9d109bSPaul Burton	sw	t0, GT_PCI0M1HD_OFS(t1)
887a9d109bSPaul Burton
897a9d109bSPaul Burton	jr	ra
907a9d109bSPaul Burton	 nop
91*baf37f06SPaul Burton
92*baf37f06SPaul Burton	/*
93*baf37f06SPaul Burton	 *
94*baf37f06SPaul Burton	 */
95*baf37f06SPaul Burton_msc01:
96*baf37f06SPaul Burton	/* setup peripheral bus controller clock divide */
97*baf37f06SPaul Burton	li	t0, KSEG1ADDR(MALTA_MSC01_PBC_BASE)
98*baf37f06SPaul Burton	li	t1, 0x1 << MSC01_PBC_CLKCFG_SHF
99*baf37f06SPaul Burton	sw	t1, MSC01_PBC_CLKCFG_OFS(t0)
100*baf37f06SPaul Burton
101*baf37f06SPaul Burton	/* tweak peripheral bus controller timings */
102*baf37f06SPaul Burton	li	t1, (0x1 << MSC01_PBC_CS0TIM_CDT_SHF) | \
103*baf37f06SPaul Burton		    (0x1 << MSC01_PBC_CS0TIM_CAT_SHF)
104*baf37f06SPaul Burton	sw	t1, MSC01_PBC_CS0TIM_OFS(t0)
105*baf37f06SPaul Burton	li	t1, (0x0 << MSC01_PBC_CS0RW_RDT_SHF) | \
106*baf37f06SPaul Burton		    (0x2 << MSC01_PBC_CS0RW_RAT_SHF) | \
107*baf37f06SPaul Burton		    (0x0 << MSC01_PBC_CS0RW_WDT_SHF) | \
108*baf37f06SPaul Burton		    (0x2 << MSC01_PBC_CS0RW_WAT_SHF)
109*baf37f06SPaul Burton	sw	t1, MSC01_PBC_CS0RW_OFS(t0)
110*baf37f06SPaul Burton	lw	t1, MSC01_PBC_CS0CFG_OFS(t0)
111*baf37f06SPaul Burton	li	t2, MSC01_PBC_CS0CFG_DTYP_MSK
112*baf37f06SPaul Burton	and	t1, t2
113*baf37f06SPaul Burton	ori	t1, (0x0 << MSC01_PBC_CS0CFG_ADM_SHF) | \
114*baf37f06SPaul Burton		    (0x3 << MSC01_PBC_CS0CFG_WSIDLE_SHF) | \
115*baf37f06SPaul Burton		    (0x10 << MSC01_PBC_CS0CFG_WS_SHF)
116*baf37f06SPaul Burton	sw	t1, MSC01_PBC_CS0CFG_OFS(t0)
117*baf37f06SPaul Burton
118*baf37f06SPaul Burton	/* setup basic address decode */
119*baf37f06SPaul Burton	li	t0, KSEG1ADDR(MALTA_MSC01_BIU_BASE)
120*baf37f06SPaul Burton	li	t1, 0x0
121*baf37f06SPaul Burton	li	t2, -CONFIG_SYS_MEM_SIZE
122*baf37f06SPaul Burton	sw	t1, MSC01_BIU_MCBAS1L_OFS(t0)
123*baf37f06SPaul Burton	sw	t2, MSC01_BIU_MCMSK1L_OFS(t0)
124*baf37f06SPaul Burton	sw	t1, MSC01_BIU_MCBAS2L_OFS(t0)
125*baf37f06SPaul Burton	sw	t2, MSC01_BIU_MCMSK2L_OFS(t0)
126*baf37f06SPaul Burton
127*baf37f06SPaul Burton	/* initialise IP1 - unused */
128*baf37f06SPaul Burton	li	t1, MALTA_MSC01_IP1_BASE
129*baf37f06SPaul Burton	li	t2, -MALTA_MSC01_IP1_SIZE
130*baf37f06SPaul Burton	sw	t1, MSC01_BIU_IP1BAS1L_OFS(t0)
131*baf37f06SPaul Burton	sw	t2, MSC01_BIU_IP1MSK1L_OFS(t0)
132*baf37f06SPaul Burton	sw	t1, MSC01_BIU_IP1BAS2L_OFS(t0)
133*baf37f06SPaul Burton	sw	t2, MSC01_BIU_IP1MSK2L_OFS(t0)
134*baf37f06SPaul Burton
135*baf37f06SPaul Burton	/* initialise IP2 - PCI */
136*baf37f06SPaul Burton	li	t1, MALTA_MSC01_IP2_BASE1
137*baf37f06SPaul Burton	li	t2, -MALTA_MSC01_IP2_SIZE1
138*baf37f06SPaul Burton	sw	t1, MSC01_BIU_IP2BAS1L_OFS(t0)
139*baf37f06SPaul Burton	sw	t2, MSC01_BIU_IP2MSK1L_OFS(t0)
140*baf37f06SPaul Burton	li	t1, MALTA_MSC01_IP2_BASE2
141*baf37f06SPaul Burton	li	t2, -MALTA_MSC01_IP2_SIZE2
142*baf37f06SPaul Burton	sw	t1, MSC01_BIU_IP2BAS2L_OFS(t0)
143*baf37f06SPaul Burton	sw	t2, MSC01_BIU_IP2MSK2L_OFS(t0)
144*baf37f06SPaul Burton
145*baf37f06SPaul Burton	/* initialise IP3 - peripheral bus controller */
146*baf37f06SPaul Burton	li	t1, MALTA_MSC01_IP3_BASE
147*baf37f06SPaul Burton	li	t2, -MALTA_MSC01_IP3_SIZE
148*baf37f06SPaul Burton	sw	t1, MSC01_BIU_IP3BAS1L_OFS(t0)
149*baf37f06SPaul Burton	sw	t2, MSC01_BIU_IP3MSK1L_OFS(t0)
150*baf37f06SPaul Burton	sw	t1, MSC01_BIU_IP3BAS2L_OFS(t0)
151*baf37f06SPaul Burton	sw	t2, MSC01_BIU_IP3MSK2L_OFS(t0)
152*baf37f06SPaul Burton
153*baf37f06SPaul Burton	/* setup PCI memory */
154*baf37f06SPaul Burton	li	t0, KSEG1ADDR(MALTA_MSC01_PCI_BASE)
155*baf37f06SPaul Burton	li	t1, MALTA_MSC01_PCIMEM_BASE
156*baf37f06SPaul Burton	li	t2, (-MALTA_MSC01_PCIMEM_SIZE) & MSC01_PCI_SC2PMMSKL_MSK_MSK
157*baf37f06SPaul Burton	li	t3, MALTA_MSC01_PCIMEM_MAP
158*baf37f06SPaul Burton	sw	t1, MSC01_PCI_SC2PMBASL_OFS(t0)
159*baf37f06SPaul Burton	sw	t2, MSC01_PCI_SC2PMMSKL_OFS(t0)
160*baf37f06SPaul Burton	sw	t3, MSC01_PCI_SC2PMMAPL_OFS(t0)
161*baf37f06SPaul Burton
162*baf37f06SPaul Burton	/* setup PCI I/O */
163*baf37f06SPaul Burton	li	t1, MALTA_MSC01_PCIIO_BASE
164*baf37f06SPaul Burton	li	t2, (-MALTA_MSC01_PCIIO_SIZE) & MSC01_PCI_SC2PIOMSKL_MSK_MSK
165*baf37f06SPaul Burton	li	t3, MALTA_MSC01_PCIIO_MAP
166*baf37f06SPaul Burton	sw	t1, MSC01_PCI_SC2PIOBASL_OFS(t0)
167*baf37f06SPaul Burton	sw	t2, MSC01_PCI_SC2PIOMSKL_OFS(t0)
168*baf37f06SPaul Burton	sw	t3, MSC01_PCI_SC2PIOMAPL_OFS(t0)
169*baf37f06SPaul Burton
170*baf37f06SPaul Burton	/* setup PCI_BAR0 memory window */
171*baf37f06SPaul Burton	li	t1, -CONFIG_SYS_MEM_SIZE
172*baf37f06SPaul Burton	sw	t1, MSC01_PCI_BAR0_OFS(t0)
173*baf37f06SPaul Burton
174*baf37f06SPaul Burton	/* setup PCI to SysCon/CPU translation */
175*baf37f06SPaul Burton	sw	t1, MSC01_PCI_P2SCMSKL_OFS(t0)
176*baf37f06SPaul Burton	sw	zero, MSC01_PCI_P2SCMAPL_OFS(t0)
177*baf37f06SPaul Burton
178*baf37f06SPaul Burton	/* setup PCI vendor & device IDs */
179*baf37f06SPaul Burton	li	t1, (PCI_VENDOR_ID_MIPS << MSC01_PCI_HEAD0_VENDORID_SHF) | \
180*baf37f06SPaul Burton		    (PCI_DEVICE_ID_MIPS_MSC01 << MSC01_PCI_HEAD0_DEVICEID_SHF)
181*baf37f06SPaul Burton	sw	t1, MSC01_PCI_HEAD0_OFS(t0)
182*baf37f06SPaul Burton
183*baf37f06SPaul Burton	/* setup PCI subsystem vendor & device IDs */
184*baf37f06SPaul Burton	sw	t1, MSC01_PCI_HEAD11_OFS(t0)
185*baf37f06SPaul Burton
186*baf37f06SPaul Burton	/* setup PCI class, revision */
187*baf37f06SPaul Burton	li	t1, (PCI_CLASS_BRIDGE_HOST << MSC01_PCI_HEAD2_CLASS_SHF) | \
188*baf37f06SPaul Burton		    (0x1 << MSC01_PCI_HEAD2_REV_SHF)
189*baf37f06SPaul Burton	sw	t1, MSC01_PCI_HEAD2_OFS(t0)
190*baf37f06SPaul Burton
191*baf37f06SPaul Burton	/* ensure a sane setup */
192*baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD3_OFS(t0)
193*baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD4_OFS(t0)
194*baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD5_OFS(t0)
195*baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD6_OFS(t0)
196*baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD7_OFS(t0)
197*baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD8_OFS(t0)
198*baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD9_OFS(t0)
199*baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD10_OFS(t0)
200*baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD12_OFS(t0)
201*baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD13_OFS(t0)
202*baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD14_OFS(t0)
203*baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD15_OFS(t0)
204*baf37f06SPaul Burton
205*baf37f06SPaul Burton	/* setup PCI command register */
206*baf37f06SPaul Burton	li	t1, (PCI_COMMAND_FAST_BACK | \
207*baf37f06SPaul Burton		     PCI_COMMAND_SERR | \
208*baf37f06SPaul Burton		     PCI_COMMAND_PARITY | \
209*baf37f06SPaul Burton		     PCI_COMMAND_MASTER | \
210*baf37f06SPaul Burton		     PCI_COMMAND_MEMORY)
211*baf37f06SPaul Burton	sw	t1, MSC01_PCI_HEAD1_OFS(t0)
212*baf37f06SPaul Burton
213*baf37f06SPaul Burton	/* setup PCI byte swapping */
214*baf37f06SPaul Burton#ifdef CONFIG_SYS_BIG_ENDIAN
215*baf37f06SPaul Burton	li	t1, (0x1 << MSC01_PCI_SWAP_BAR0_BSWAP_SHF) | \
216*baf37f06SPaul Burton		    (0x1 << MSC01_PCI_SWAP_IO_BSWAP_SHF)
217*baf37f06SPaul Burton	sw	t1, MSC01_PCI_SWAP_OFS(t0)
218*baf37f06SPaul Burton#else
219*baf37f06SPaul Burton	sw	zero, MSC01_PCI_SWAP_OFS(t0)
220*baf37f06SPaul Burton#endif
221*baf37f06SPaul Burton
222*baf37f06SPaul Burton	/* enable PCI host configuration cycles */
223*baf37f06SPaul Burton	lw	t1, MSC01_PCI_CFG_OFS(t0)
224*baf37f06SPaul Burton	li	t2, MSC01_PCI_CFG_RA_MSK | \
225*baf37f06SPaul Burton		    MSC01_PCI_CFG_G_MSK | \
226*baf37f06SPaul Burton		    MSC01_PCI_CFG_EN_MSK
227*baf37f06SPaul Burton	or	t1, t1, t2
228*baf37f06SPaul Burton	sw	t1, MSC01_PCI_CFG_OFS(t0)
229*baf37f06SPaul Burton
230*baf37f06SPaul Burton	jr	ra
231*baf37f06SPaul Burton	 nop
232