xref: /rk3399_rockchip-uboot/board/imgtec/malta/lowlevel_init.S (revision 423620b9d47a704124f9fd624b4de4ed56c600d6)
17a9d109bSPaul Burton/*
27a9d109bSPaul Burton * Copyright (C) 2013 Gabor Juhos <juhosg@openwrt.org>
37a9d109bSPaul Burton *
47a9d109bSPaul Burton * SPDX-License-Identifier:	GPL-2.0
57a9d109bSPaul Burton */
67a9d109bSPaul Burton
77a9d109bSPaul Burton#include <config.h>
87a9d109bSPaul Burton#include <gt64120.h>
9baf37f06SPaul Burton#include <msc01.h>
10baf37f06SPaul Burton#include <pci.h>
117a9d109bSPaul Burton
127a9d109bSPaul Burton#include <asm/addrspace.h>
13*0f832b9cSPaul Burton#include <asm/asm.h>
147a9d109bSPaul Burton#include <asm/regdef.h>
157a9d109bSPaul Burton#include <asm/malta.h>
16e174bd74SPaul Burton#include <asm/mipsregs.h>
177a9d109bSPaul Burton
187a9d109bSPaul Burton#ifdef CONFIG_SYS_BIG_ENDIAN
197a9d109bSPaul Burton#define CPU_TO_GT32(_x)		((_x))
207a9d109bSPaul Burton#else
217a9d109bSPaul Burton#define CPU_TO_GT32(_x) (					\
227a9d109bSPaul Burton	(((_x) & 0xff) << 24) | (((_x) & 0xff00) << 8) |	\
237a9d109bSPaul Burton	(((_x) & 0xff0000) >> 8) | (((_x) & 0xff000000) >> 24))
247a9d109bSPaul Burton#endif
257a9d109bSPaul Burton
267a9d109bSPaul Burton	.text
277a9d109bSPaul Burton	.set noreorder
287a9d109bSPaul Burton
297a9d109bSPaul Burton	.globl	lowlevel_init
307a9d109bSPaul Burtonlowlevel_init:
31baf37f06SPaul Burton	/* detect the core card */
32*0f832b9cSPaul Burton	PTR_LI	t0, CKSEG1ADDR(MALTA_REVISION)
33baf37f06SPaul Burton	lw	t0, 0(t0)
34baf37f06SPaul Burton	srl	t0, t0, MALTA_REVISION_CORID_SHF
35baf37f06SPaul Burton	andi	t0, t0, (MALTA_REVISION_CORID_MSK >> \
36baf37f06SPaul Burton			 MALTA_REVISION_CORID_SHF)
37baf37f06SPaul Burton
38baf37f06SPaul Burton	/* core cards using the gt64120 system controller */
39baf37f06SPaul Burton	li	t1, MALTA_REVISION_CORID_CORE_LV
40baf37f06SPaul Burton	beq	t0, t1, _gt64120
41baf37f06SPaul Burton
42baf37f06SPaul Burton	/* core cards using the MSC01 system controller */
43baf37f06SPaul Burton	 li	t1, MALTA_REVISION_CORID_CORE_FPGA6
44baf37f06SPaul Burton	beq	t0, t1, _msc01
45baf37f06SPaul Burton	 nop
46baf37f06SPaul Burton
47baf37f06SPaul Burton	/* unknown system controller */
48baf37f06SPaul Burton	b	.
49baf37f06SPaul Burton	 nop
507a9d109bSPaul Burton
517a9d109bSPaul Burton	/*
527a9d109bSPaul Burton	 * Load BAR registers of GT64120 as done by YAMON
537a9d109bSPaul Burton	 *
547a9d109bSPaul Burton	 * based on a patch sent by Antony Pavlov <antonynpavlov@gmail.com>
557a9d109bSPaul Burton	 * to the barebox mailing list.
567a9d109bSPaul Burton	 * The subject of the original patch:
577a9d109bSPaul Burton	 *   'MIPS: qemu-malta: add YAMON-style GT64120 memory map'
587a9d109bSPaul Burton	 * URL:
597a9d109bSPaul Burton	 * http://www.mail-archive.com/barebox@lists.infradead.org/msg06128.html
607a9d109bSPaul Burton	 *
617a9d109bSPaul Burton	 * based on write_bootloader() in qemu.git/hw/mips_malta.c
627a9d109bSPaul Burton	 * see GT64120 manual and qemu.git/hw/gt64xxx.c for details
637a9d109bSPaul Burton	 */
64baf37f06SPaul Burton_gt64120:
657a9d109bSPaul Burton	/* move GT64120 registers from 0x14000000 to 0x1be00000 */
66*0f832b9cSPaul Burton	PTR_LI	t1, CKSEG1ADDR(GT_DEF_BASE)
677a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0xdf000000)
687a9d109bSPaul Burton	sw	t0, GT_ISD_OFS(t1)
697a9d109bSPaul Burton
707a9d109bSPaul Burton	/* setup MEM-to-PCI0 mapping */
71*0f832b9cSPaul Burton	PTR_LI	t1, CKSEG1ADDR(MALTA_GT_BASE)
727a9d109bSPaul Burton
737a9d109bSPaul Burton	/* setup PCI0 io window to 0x18000000-0x181fffff */
747a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0xc0000000)
757a9d109bSPaul Burton	sw	t0, GT_PCI0IOLD_OFS(t1)
767a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0x40000000)
777a9d109bSPaul Burton	sw	t0, GT_PCI0IOHD_OFS(t1)
787a9d109bSPaul Burton
797a9d109bSPaul Burton	/* setup PCI0 mem windows */
807a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0x80000000)
817a9d109bSPaul Burton	sw	t0, GT_PCI0M0LD_OFS(t1)
827a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0x3f000000)
837a9d109bSPaul Burton	sw	t0, GT_PCI0M0HD_OFS(t1)
847a9d109bSPaul Burton
857a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0xc1000000)
867a9d109bSPaul Burton	sw	t0, GT_PCI0M1LD_OFS(t1)
877a9d109bSPaul Burton	li	t0, CPU_TO_GT32(0x5e000000)
887a9d109bSPaul Burton	sw	t0, GT_PCI0M1HD_OFS(t1)
897a9d109bSPaul Burton
907a9d109bSPaul Burton	jr	ra
917a9d109bSPaul Burton	 nop
92baf37f06SPaul Burton
93baf37f06SPaul Burton	/*
94baf37f06SPaul Burton	 *
95baf37f06SPaul Burton	 */
96baf37f06SPaul Burton_msc01:
97baf37f06SPaul Burton	/* setup peripheral bus controller clock divide */
98*0f832b9cSPaul Burton	PTR_LI	t0, CKSEG1ADDR(MALTA_MSC01_PBC_BASE)
99baf37f06SPaul Burton	li	t1, 0x1 << MSC01_PBC_CLKCFG_SHF
100baf37f06SPaul Burton	sw	t1, MSC01_PBC_CLKCFG_OFS(t0)
101baf37f06SPaul Burton
102baf37f06SPaul Burton	/* tweak peripheral bus controller timings */
103baf37f06SPaul Burton	li	t1, (0x1 << MSC01_PBC_CS0TIM_CDT_SHF) | \
104baf37f06SPaul Burton		    (0x1 << MSC01_PBC_CS0TIM_CAT_SHF)
105baf37f06SPaul Burton	sw	t1, MSC01_PBC_CS0TIM_OFS(t0)
106baf37f06SPaul Burton	li	t1, (0x0 << MSC01_PBC_CS0RW_RDT_SHF) | \
107baf37f06SPaul Burton		    (0x2 << MSC01_PBC_CS0RW_RAT_SHF) | \
108baf37f06SPaul Burton		    (0x0 << MSC01_PBC_CS0RW_WDT_SHF) | \
109baf37f06SPaul Burton		    (0x2 << MSC01_PBC_CS0RW_WAT_SHF)
110baf37f06SPaul Burton	sw	t1, MSC01_PBC_CS0RW_OFS(t0)
111baf37f06SPaul Burton	lw	t1, MSC01_PBC_CS0CFG_OFS(t0)
112baf37f06SPaul Burton	li	t2, MSC01_PBC_CS0CFG_DTYP_MSK
113baf37f06SPaul Burton	and	t1, t2
114baf37f06SPaul Burton	ori	t1, (0x0 << MSC01_PBC_CS0CFG_ADM_SHF) | \
115baf37f06SPaul Burton		    (0x3 << MSC01_PBC_CS0CFG_WSIDLE_SHF) | \
116baf37f06SPaul Burton		    (0x10 << MSC01_PBC_CS0CFG_WS_SHF)
117baf37f06SPaul Burton	sw	t1, MSC01_PBC_CS0CFG_OFS(t0)
118baf37f06SPaul Burton
119baf37f06SPaul Burton	/* setup basic address decode */
120*0f832b9cSPaul Burton	PTR_LI	t0, CKSEG1ADDR(MALTA_MSC01_BIU_BASE)
121baf37f06SPaul Burton	li	t1, 0x0
122baf37f06SPaul Burton	li	t2, -CONFIG_SYS_MEM_SIZE
123baf37f06SPaul Burton	sw	t1, MSC01_BIU_MCBAS1L_OFS(t0)
124baf37f06SPaul Burton	sw	t2, MSC01_BIU_MCMSK1L_OFS(t0)
125baf37f06SPaul Burton	sw	t1, MSC01_BIU_MCBAS2L_OFS(t0)
126baf37f06SPaul Burton	sw	t2, MSC01_BIU_MCMSK2L_OFS(t0)
127baf37f06SPaul Burton
128baf37f06SPaul Burton	/* initialise IP1 - unused */
129baf37f06SPaul Burton	li	t1, MALTA_MSC01_IP1_BASE
130baf37f06SPaul Burton	li	t2, -MALTA_MSC01_IP1_SIZE
131baf37f06SPaul Burton	sw	t1, MSC01_BIU_IP1BAS1L_OFS(t0)
132baf37f06SPaul Burton	sw	t2, MSC01_BIU_IP1MSK1L_OFS(t0)
133baf37f06SPaul Burton	sw	t1, MSC01_BIU_IP1BAS2L_OFS(t0)
134baf37f06SPaul Burton	sw	t2, MSC01_BIU_IP1MSK2L_OFS(t0)
135baf37f06SPaul Burton
136baf37f06SPaul Burton	/* initialise IP2 - PCI */
137baf37f06SPaul Burton	li	t1, MALTA_MSC01_IP2_BASE1
138baf37f06SPaul Burton	li	t2, -MALTA_MSC01_IP2_SIZE1
139baf37f06SPaul Burton	sw	t1, MSC01_BIU_IP2BAS1L_OFS(t0)
140baf37f06SPaul Burton	sw	t2, MSC01_BIU_IP2MSK1L_OFS(t0)
141baf37f06SPaul Burton	li	t1, MALTA_MSC01_IP2_BASE2
142baf37f06SPaul Burton	li	t2, -MALTA_MSC01_IP2_SIZE2
143baf37f06SPaul Burton	sw	t1, MSC01_BIU_IP2BAS2L_OFS(t0)
144baf37f06SPaul Burton	sw	t2, MSC01_BIU_IP2MSK2L_OFS(t0)
145baf37f06SPaul Burton
146baf37f06SPaul Burton	/* initialise IP3 - peripheral bus controller */
147baf37f06SPaul Burton	li	t1, MALTA_MSC01_IP3_BASE
148baf37f06SPaul Burton	li	t2, -MALTA_MSC01_IP3_SIZE
149baf37f06SPaul Burton	sw	t1, MSC01_BIU_IP3BAS1L_OFS(t0)
150baf37f06SPaul Burton	sw	t2, MSC01_BIU_IP3MSK1L_OFS(t0)
151baf37f06SPaul Burton	sw	t1, MSC01_BIU_IP3BAS2L_OFS(t0)
152baf37f06SPaul Burton	sw	t2, MSC01_BIU_IP3MSK2L_OFS(t0)
153baf37f06SPaul Burton
154baf37f06SPaul Burton	/* setup PCI memory */
155*0f832b9cSPaul Burton	PTR_LI	t0, CKSEG1ADDR(MALTA_MSC01_PCI_BASE)
156baf37f06SPaul Burton	li	t1, MALTA_MSC01_PCIMEM_BASE
157baf37f06SPaul Burton	li	t2, (-MALTA_MSC01_PCIMEM_SIZE) & MSC01_PCI_SC2PMMSKL_MSK_MSK
158baf37f06SPaul Burton	li	t3, MALTA_MSC01_PCIMEM_MAP
159baf37f06SPaul Burton	sw	t1, MSC01_PCI_SC2PMBASL_OFS(t0)
160baf37f06SPaul Burton	sw	t2, MSC01_PCI_SC2PMMSKL_OFS(t0)
161baf37f06SPaul Burton	sw	t3, MSC01_PCI_SC2PMMAPL_OFS(t0)
162baf37f06SPaul Burton
163baf37f06SPaul Burton	/* setup PCI I/O */
164baf37f06SPaul Burton	li	t1, MALTA_MSC01_PCIIO_BASE
165baf37f06SPaul Burton	li	t2, (-MALTA_MSC01_PCIIO_SIZE) & MSC01_PCI_SC2PIOMSKL_MSK_MSK
166baf37f06SPaul Burton	li	t3, MALTA_MSC01_PCIIO_MAP
167baf37f06SPaul Burton	sw	t1, MSC01_PCI_SC2PIOBASL_OFS(t0)
168baf37f06SPaul Burton	sw	t2, MSC01_PCI_SC2PIOMSKL_OFS(t0)
169baf37f06SPaul Burton	sw	t3, MSC01_PCI_SC2PIOMAPL_OFS(t0)
170baf37f06SPaul Burton
171baf37f06SPaul Burton	/* setup PCI_BAR0 memory window */
172baf37f06SPaul Burton	li	t1, -CONFIG_SYS_MEM_SIZE
173baf37f06SPaul Burton	sw	t1, MSC01_PCI_BAR0_OFS(t0)
174baf37f06SPaul Burton
175baf37f06SPaul Burton	/* setup PCI to SysCon/CPU translation */
176baf37f06SPaul Burton	sw	t1, MSC01_PCI_P2SCMSKL_OFS(t0)
177baf37f06SPaul Burton	sw	zero, MSC01_PCI_P2SCMAPL_OFS(t0)
178baf37f06SPaul Burton
179baf37f06SPaul Burton	/* setup PCI vendor & device IDs */
180baf37f06SPaul Burton	li	t1, (PCI_VENDOR_ID_MIPS << MSC01_PCI_HEAD0_VENDORID_SHF) | \
181baf37f06SPaul Burton		    (PCI_DEVICE_ID_MIPS_MSC01 << MSC01_PCI_HEAD0_DEVICEID_SHF)
182baf37f06SPaul Burton	sw	t1, MSC01_PCI_HEAD0_OFS(t0)
183baf37f06SPaul Burton
184baf37f06SPaul Burton	/* setup PCI subsystem vendor & device IDs */
185baf37f06SPaul Burton	sw	t1, MSC01_PCI_HEAD11_OFS(t0)
186baf37f06SPaul Burton
187baf37f06SPaul Burton	/* setup PCI class, revision */
188baf37f06SPaul Burton	li	t1, (PCI_CLASS_BRIDGE_HOST << MSC01_PCI_HEAD2_CLASS_SHF) | \
189baf37f06SPaul Burton		    (0x1 << MSC01_PCI_HEAD2_REV_SHF)
190baf37f06SPaul Burton	sw	t1, MSC01_PCI_HEAD2_OFS(t0)
191baf37f06SPaul Burton
192baf37f06SPaul Burton	/* ensure a sane setup */
193baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD3_OFS(t0)
194baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD4_OFS(t0)
195baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD5_OFS(t0)
196baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD6_OFS(t0)
197baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD7_OFS(t0)
198baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD8_OFS(t0)
199baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD9_OFS(t0)
200baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD10_OFS(t0)
201baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD12_OFS(t0)
202baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD13_OFS(t0)
203baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD14_OFS(t0)
204baf37f06SPaul Burton	sw	zero, MSC01_PCI_HEAD15_OFS(t0)
205baf37f06SPaul Burton
206baf37f06SPaul Burton	/* setup PCI command register */
207baf37f06SPaul Burton	li	t1, (PCI_COMMAND_FAST_BACK | \
208baf37f06SPaul Burton		     PCI_COMMAND_SERR | \
209baf37f06SPaul Burton		     PCI_COMMAND_PARITY | \
210baf37f06SPaul Burton		     PCI_COMMAND_MASTER | \
211baf37f06SPaul Burton		     PCI_COMMAND_MEMORY)
212baf37f06SPaul Burton	sw	t1, MSC01_PCI_HEAD1_OFS(t0)
213baf37f06SPaul Burton
214baf37f06SPaul Burton	/* setup PCI byte swapping */
215baf37f06SPaul Burton#ifdef CONFIG_SYS_BIG_ENDIAN
216baf37f06SPaul Burton	li	t1, (0x1 << MSC01_PCI_SWAP_BAR0_BSWAP_SHF) | \
217baf37f06SPaul Burton		    (0x1 << MSC01_PCI_SWAP_IO_BSWAP_SHF)
218baf37f06SPaul Burton	sw	t1, MSC01_PCI_SWAP_OFS(t0)
219baf37f06SPaul Burton#else
220baf37f06SPaul Burton	sw	zero, MSC01_PCI_SWAP_OFS(t0)
221baf37f06SPaul Burton#endif
222baf37f06SPaul Burton
223baf37f06SPaul Burton	/* enable PCI host configuration cycles */
224baf37f06SPaul Burton	lw	t1, MSC01_PCI_CFG_OFS(t0)
225baf37f06SPaul Burton	li	t2, MSC01_PCI_CFG_RA_MSK | \
226baf37f06SPaul Burton		    MSC01_PCI_CFG_G_MSK | \
227baf37f06SPaul Burton		    MSC01_PCI_CFG_EN_MSK
228baf37f06SPaul Burton	or	t1, t1, t2
229baf37f06SPaul Burton	sw	t1, MSC01_PCI_CFG_OFS(t0)
230baf37f06SPaul Burton
231baf37f06SPaul Burton	jr	ra
232baf37f06SPaul Burton	 nop
233