xref: /rk3399_rockchip-uboot/board/highbank/ahci.c (revision 8d3a25685e4aac7070365a2b3c53c2c81b27930f)
1ef51c416SMark Langsdorf /*
2ef51c416SMark Langsdorf  * Copyright 2012 Calxeda, Inc.
3ef51c416SMark Langsdorf  *
45b8031ccSTom Rini  * SPDX-License-Identifier:	GPL-2.0+
5ef51c416SMark Langsdorf  */
6ef51c416SMark Langsdorf 
7ef51c416SMark Langsdorf #include <common.h>
8ef51c416SMark Langsdorf #include <ahci.h>
9ef51c416SMark Langsdorf #include <asm/io.h>
10ef51c416SMark Langsdorf 
11ef51c416SMark Langsdorf #define CPHY_MAP(dev, addr) ((((dev) & 0x1f) << 7) | (((addr) >> 9) & 0x7f))
12ef51c416SMark Langsdorf #define CPHY_ADDR(base, dev, addr) ((base) | (((addr) & 0x1ff) << 2))
13ef51c416SMark Langsdorf #define CPHY_BASE			0xfff58000
14ef51c416SMark Langsdorf #define CPHY_WIDTH			0x1000
15ef51c416SMark Langsdorf #define CPHY_DTE_XS			5
16ef51c416SMark Langsdorf #define CPHY_MII			31
17ef51c416SMark Langsdorf #define SERDES_CR_CTL			0x80a0
18ef51c416SMark Langsdorf #define SERDES_CR_ADDR			0x80a1
19ef51c416SMark Langsdorf #define SERDES_CR_DATA			0x80a2
20ef51c416SMark Langsdorf #define CR_BUSY				0x0001
21ef51c416SMark Langsdorf #define CR_START			0x0001
22ef51c416SMark Langsdorf #define CR_WR_RDN			0x0002
23ef51c416SMark Langsdorf #define CPHY_TX_INPUT_STS		0x2001
24ef51c416SMark Langsdorf #define CPHY_RX_INPUT_STS		0x2002
25ef51c416SMark Langsdorf #define CPHY_SATA_TX_OVERRIDE_BIT	0x8000
26ef51c416SMark Langsdorf #define CPHY_SATA_RX_OVERRIDE_BIT	0x4000
27ef51c416SMark Langsdorf #define CPHY_TX_INPUT_OVERRIDE		0x2004
28ef51c416SMark Langsdorf #define CPHY_RX_INPUT_OVERRIDE		0x2005
29ef51c416SMark Langsdorf #define SPHY_LANE			0x100
30ef51c416SMark Langsdorf #define SPHY_HALF_RATE			0x0001
31ef51c416SMark Langsdorf #define CPHY_SATA_DPLL_MODE		0x0700
32ef51c416SMark Langsdorf #define CPHY_SATA_DPLL_SHIFT		8
33ef51c416SMark Langsdorf #define CPHY_SATA_TX_ATTEN		0x1c00
34ef51c416SMark Langsdorf #define CPHY_SATA_TX_ATTEN_SHIFT	10
35ef51c416SMark Langsdorf 
36ef51c416SMark Langsdorf #define HB_SREG_SATA_ATTEN		0xfff3cf24
37ef51c416SMark Langsdorf 
38ef51c416SMark Langsdorf #define SATA_PORT_BASE			0xffe08000
39ef51c416SMark Langsdorf #define SATA_VERSIONR			0xf8
40ef51c416SMark Langsdorf #define SATA_HB_VERSION			0x3332302a
41ef51c416SMark Langsdorf 
__combo_phy_reg_read(u8 phy,u8 dev,u32 addr)42ef51c416SMark Langsdorf static u32 __combo_phy_reg_read(u8 phy, u8 dev, u32 addr)
43ef51c416SMark Langsdorf {
44ef51c416SMark Langsdorf 	u32 data;
45ef51c416SMark Langsdorf 	writel(CPHY_MAP(dev, addr), CPHY_BASE + 0x800 + CPHY_WIDTH * phy);
46ef51c416SMark Langsdorf 	data = readl(CPHY_ADDR(CPHY_BASE + CPHY_WIDTH * phy, dev, addr));
47ef51c416SMark Langsdorf 	return data;
48ef51c416SMark Langsdorf }
49ef51c416SMark Langsdorf 
__combo_phy_reg_write(u8 phy,u8 dev,u32 addr,u32 data)50ef51c416SMark Langsdorf static void __combo_phy_reg_write(u8 phy, u8 dev, u32 addr, u32 data)
51ef51c416SMark Langsdorf {
52ef51c416SMark Langsdorf 	writel(CPHY_MAP(dev, addr), CPHY_BASE + 0x800 + CPHY_WIDTH * phy);
53ef51c416SMark Langsdorf 	writel(data, CPHY_ADDR(CPHY_BASE + CPHY_WIDTH * phy, dev, addr));
54ef51c416SMark Langsdorf }
55ef51c416SMark Langsdorf 
combo_phy_read(u8 phy,u32 addr)56ef51c416SMark Langsdorf static u32 combo_phy_read(u8 phy, u32 addr)
57ef51c416SMark Langsdorf {
58ef51c416SMark Langsdorf 	u8 dev = CPHY_DTE_XS;
59ef51c416SMark Langsdorf 	if (phy == 5)
60ef51c416SMark Langsdorf 		dev = CPHY_MII;
61ef51c416SMark Langsdorf 	while (__combo_phy_reg_read(phy, dev, SERDES_CR_CTL) & CR_BUSY)
62ef51c416SMark Langsdorf 		udelay(5);
63ef51c416SMark Langsdorf 	__combo_phy_reg_write(phy, dev, SERDES_CR_ADDR, addr);
64ef51c416SMark Langsdorf 	__combo_phy_reg_write(phy, dev, SERDES_CR_CTL, CR_START);
65ef51c416SMark Langsdorf 	while (__combo_phy_reg_read(phy, dev, SERDES_CR_CTL) & CR_BUSY)
66ef51c416SMark Langsdorf 		udelay(5);
67ef51c416SMark Langsdorf 	return __combo_phy_reg_read(phy, dev, SERDES_CR_DATA);
68ef51c416SMark Langsdorf }
69ef51c416SMark Langsdorf 
combo_phy_write(u8 phy,u32 addr,u32 data)70ef51c416SMark Langsdorf static void combo_phy_write(u8 phy, u32 addr, u32 data)
71ef51c416SMark Langsdorf {
72ef51c416SMark Langsdorf 	u8 dev = CPHY_DTE_XS;
73ef51c416SMark Langsdorf 	if (phy == 5)
74ef51c416SMark Langsdorf 		dev = CPHY_MII;
75ef51c416SMark Langsdorf 	while (__combo_phy_reg_read(phy, dev, SERDES_CR_CTL) & CR_BUSY)
76ef51c416SMark Langsdorf 		udelay(5);
77ef51c416SMark Langsdorf 	__combo_phy_reg_write(phy, dev, SERDES_CR_ADDR, addr);
78ef51c416SMark Langsdorf 	__combo_phy_reg_write(phy, dev, SERDES_CR_DATA, data);
79ef51c416SMark Langsdorf 	__combo_phy_reg_write(phy, dev, SERDES_CR_CTL, CR_WR_RDN | CR_START);
80ef51c416SMark Langsdorf }
81ef51c416SMark Langsdorf 
cphy_spread_spectrum_override(u8 phy,u8 lane,u32 val)82ef51c416SMark Langsdorf static void cphy_spread_spectrum_override(u8 phy, u8 lane, u32 val)
83ef51c416SMark Langsdorf {
84ef51c416SMark Langsdorf 	u32 tmp;
85ef51c416SMark Langsdorf 	tmp = combo_phy_read(phy, CPHY_RX_INPUT_STS + lane * SPHY_LANE);
86ef51c416SMark Langsdorf 	tmp &= ~CPHY_SATA_RX_OVERRIDE_BIT;
87ef51c416SMark Langsdorf 	combo_phy_write(phy, CPHY_RX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
88ef51c416SMark Langsdorf 
89ef51c416SMark Langsdorf 	tmp |= CPHY_SATA_RX_OVERRIDE_BIT;
90ef51c416SMark Langsdorf 	combo_phy_write(phy, CPHY_RX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
91ef51c416SMark Langsdorf 
92ef51c416SMark Langsdorf 	tmp &= ~CPHY_SATA_DPLL_MODE;
93ef51c416SMark Langsdorf 	tmp |= (val << CPHY_SATA_DPLL_SHIFT) & CPHY_SATA_DPLL_MODE;
94ef51c416SMark Langsdorf 	combo_phy_write(phy, CPHY_RX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
95ef51c416SMark Langsdorf }
96ef51c416SMark Langsdorf 
cphy_tx_attenuation_override(u8 phy,u8 lane)97ef51c416SMark Langsdorf static void cphy_tx_attenuation_override(u8 phy, u8 lane)
98ef51c416SMark Langsdorf {
99ef51c416SMark Langsdorf 	u32 val;
100ef51c416SMark Langsdorf 	u32 tmp;
101ef51c416SMark Langsdorf 	u8  shift;
102ef51c416SMark Langsdorf 
103ef51c416SMark Langsdorf 	shift = ((phy == 5) ? 4 : lane) * 4;
104ef51c416SMark Langsdorf 
105ef51c416SMark Langsdorf 	val = (readl(HB_SREG_SATA_ATTEN) >> shift) & 0xf;
106ef51c416SMark Langsdorf 
107ef51c416SMark Langsdorf 	if (val & 0x8)
108ef51c416SMark Langsdorf 		return;
109ef51c416SMark Langsdorf 
110ef51c416SMark Langsdorf 	tmp = combo_phy_read(phy, CPHY_TX_INPUT_STS + lane * SPHY_LANE);
111ef51c416SMark Langsdorf 	tmp &= ~CPHY_SATA_TX_OVERRIDE_BIT;
112ef51c416SMark Langsdorf 	combo_phy_write(phy, CPHY_TX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
113ef51c416SMark Langsdorf 
114ef51c416SMark Langsdorf 	tmp |= CPHY_SATA_TX_OVERRIDE_BIT;
115ef51c416SMark Langsdorf 	combo_phy_write(phy, CPHY_TX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
116ef51c416SMark Langsdorf 
117ef51c416SMark Langsdorf 	tmp |= (val << CPHY_SATA_TX_ATTEN_SHIFT) & CPHY_SATA_TX_ATTEN;
118ef51c416SMark Langsdorf 	combo_phy_write(phy, CPHY_TX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
119ef51c416SMark Langsdorf }
120ef51c416SMark Langsdorf 
cphy_disable_port_overrides(u8 port)121ef51c416SMark Langsdorf static void cphy_disable_port_overrides(u8 port)
122ef51c416SMark Langsdorf {
123ef51c416SMark Langsdorf 	u32 tmp;
124ef51c416SMark Langsdorf 	u8 lane = 0, phy = 0;
125ef51c416SMark Langsdorf 
126ef51c416SMark Langsdorf 	if (port == 0)
127ef51c416SMark Langsdorf 		phy = 5;
128ef51c416SMark Langsdorf 	else if (port < 5)
129ef51c416SMark Langsdorf 		lane = port - 1;
130ef51c416SMark Langsdorf 	else
131ef51c416SMark Langsdorf 		return;
132ef51c416SMark Langsdorf 	tmp = combo_phy_read(phy, CPHY_RX_INPUT_STS + lane * SPHY_LANE);
133ef51c416SMark Langsdorf 	tmp &= ~CPHY_SATA_RX_OVERRIDE_BIT;
134ef51c416SMark Langsdorf 	combo_phy_write(phy, CPHY_RX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
135ef51c416SMark Langsdorf 
136ef51c416SMark Langsdorf 	tmp = combo_phy_read(phy, CPHY_TX_INPUT_OVERRIDE + lane * SPHY_LANE);
137ef51c416SMark Langsdorf 	tmp &= ~CPHY_SATA_TX_OVERRIDE_BIT;
138ef51c416SMark Langsdorf 	combo_phy_write(phy, CPHY_TX_INPUT_OVERRIDE + lane * SPHY_LANE, tmp);
139ef51c416SMark Langsdorf }
140ef51c416SMark Langsdorf 
cphy_disable_overrides(void)141ef51c416SMark Langsdorf void cphy_disable_overrides(void)
142ef51c416SMark Langsdorf {
143ef51c416SMark Langsdorf 	int i;
144ef51c416SMark Langsdorf 	u32 port_map;
145ef51c416SMark Langsdorf 
146ef51c416SMark Langsdorf 	port_map = readl(0xffe08000 + HOST_PORTS_IMPL);
147ef51c416SMark Langsdorf 	for (i = 0; i < 5; i++) {
148ef51c416SMark Langsdorf 		if (port_map & (1 << i))
149ef51c416SMark Langsdorf 			cphy_disable_port_overrides(i);
150ef51c416SMark Langsdorf 	}
151ef51c416SMark Langsdorf }
152ef51c416SMark Langsdorf 
cphy_override_lane(u8 port)153ef51c416SMark Langsdorf static void cphy_override_lane(u8 port)
154ef51c416SMark Langsdorf {
155ef51c416SMark Langsdorf 	u32 tmp, k = 0;
156ef51c416SMark Langsdorf 	u8 lane = 0, phy = 0;
157ef51c416SMark Langsdorf 
158ef51c416SMark Langsdorf 	if (port == 0)
159ef51c416SMark Langsdorf 		phy = 5;
160ef51c416SMark Langsdorf 	else if (port < 5)
161ef51c416SMark Langsdorf 		lane = port - 1;
162ef51c416SMark Langsdorf 	else
163ef51c416SMark Langsdorf 		return;
164ef51c416SMark Langsdorf 
165ef51c416SMark Langsdorf 	do {
166ef51c416SMark Langsdorf 		tmp = combo_phy_read(0, CPHY_RX_INPUT_STS +
167ef51c416SMark Langsdorf 					lane * SPHY_LANE);
168ef51c416SMark Langsdorf 	} while ((tmp & SPHY_HALF_RATE) && (k++ < 1000));
169ef51c416SMark Langsdorf 	cphy_spread_spectrum_override(phy, lane, 3);
170ef51c416SMark Langsdorf 	cphy_tx_attenuation_override(phy, lane);
171ef51c416SMark Langsdorf }
172ef51c416SMark Langsdorf 
173ef51c416SMark Langsdorf #define WAIT_MS_LINKUP	4
174ef51c416SMark Langsdorf 
ahci_link_up(struct ahci_uc_priv * probe_ent,int port)175*2c9f9efbSSimon Glass int ahci_link_up(struct ahci_uc_priv *probe_ent, int port)
176ef51c416SMark Langsdorf {
177ef51c416SMark Langsdorf 	u32 tmp;
178ef51c416SMark Langsdorf 	int j = 0;
179ef51c416SMark Langsdorf 	u8 *port_mmio = (u8 *)probe_ent->port[port].port_mmio;
180ef51c416SMark Langsdorf 	u32 is_highbank = readl(SATA_PORT_BASE + SATA_VERSIONR) ==
181ef51c416SMark Langsdorf 				SATA_HB_VERSION ? 1 : 0;
182ef51c416SMark Langsdorf 
183ef51c416SMark Langsdorf 	/* Bring up SATA link.
184ef51c416SMark Langsdorf 	 * SATA link bringup time is usually less than 1 ms; only very
185ef51c416SMark Langsdorf 	 * rarely has it taken between 1-2 ms. Never seen it above 2 ms.
186ef51c416SMark Langsdorf 	 */
187ef51c416SMark Langsdorf 	while (j < WAIT_MS_LINKUP) {
188ef51c416SMark Langsdorf 		if (is_highbank && (j == 0)) {
189ef51c416SMark Langsdorf 			cphy_disable_port_overrides(port);
190ef51c416SMark Langsdorf 			writel(0x301, port_mmio + PORT_SCR_CTL);
191ef51c416SMark Langsdorf 			udelay(1000);
192ef51c416SMark Langsdorf 			writel(0x300, port_mmio + PORT_SCR_CTL);
193ef51c416SMark Langsdorf 			udelay(1000);
194ef51c416SMark Langsdorf 			cphy_override_lane(port);
195ef51c416SMark Langsdorf 		}
196ef51c416SMark Langsdorf 
197ef51c416SMark Langsdorf 		tmp = readl(port_mmio + PORT_SCR_STAT);
198ef51c416SMark Langsdorf 		if ((tmp & 0xf) == 0x3)
199ef51c416SMark Langsdorf 			return 0;
200ef51c416SMark Langsdorf 		udelay(1000);
201ef51c416SMark Langsdorf 		j++;
202ef51c416SMark Langsdorf 
203ef51c416SMark Langsdorf 		if ((j == WAIT_MS_LINKUP) && (tmp & 0xf))
204ef51c416SMark Langsdorf 			j = 0;	/* retry phy reset */
205ef51c416SMark Langsdorf 	}
206ef51c416SMark Langsdorf 	return 1;
207ef51c416SMark Langsdorf }
208