xref: /rk3399_rockchip-uboot/board/gumstix/pepper/mux.c (revision 6f43ba70d15e15a08c25b3d956c70addb6740737)
12d92ba84SAsh Charles /*
22d92ba84SAsh Charles  * Muxing for Gumstix Pepper and AM335x-based boards
32d92ba84SAsh Charles  *
42d92ba84SAsh Charles  * Copyright (C) 2014, Gumstix, Incorporated - http://www.gumstix.com/
52d92ba84SAsh Charles  *
62d92ba84SAsh Charles  * SPDX-License-Identifier:     GPL-2.0+
72d92ba84SAsh Charles  */
82d92ba84SAsh Charles #include <common.h>
92d92ba84SAsh Charles #include <asm/arch/sys_proto.h>
102d92ba84SAsh Charles #include <asm/arch/hardware.h>
112d92ba84SAsh Charles #include <asm/arch/mux.h>
122d92ba84SAsh Charles #include <asm/io.h>
132d92ba84SAsh Charles #include <i2c.h>
142d92ba84SAsh Charles #include "board.h"
152d92ba84SAsh Charles 
162d92ba84SAsh Charles static struct module_pin_mux uart0_pin_mux[] = {
172d92ba84SAsh Charles 	{OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},  /* UART0_RXD */
182d92ba84SAsh Charles 	{OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},              /* UART0_TXD */
192d92ba84SAsh Charles 	{-1},
202d92ba84SAsh Charles };
212d92ba84SAsh Charles 
222d92ba84SAsh Charles static struct module_pin_mux mmc0_pin_mux[] = {
232d92ba84SAsh Charles 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},  /* MMC0_DAT3 */
242d92ba84SAsh Charles 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},  /* MMC0_DAT2 */
252d92ba84SAsh Charles 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},  /* MMC0_DAT1 */
262d92ba84SAsh Charles 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},  /* MMC0_DAT0 */
272d92ba84SAsh Charles 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},   /* MMC0_CLK */
282d92ba84SAsh Charles 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},   /* MMC0_CMD */
292d92ba84SAsh Charles 	{OFFSET(spi0_cs1), (MODE(5) | RXACTIVE | PULLUP_EN)},   /* MMC0_CD */
302d92ba84SAsh Charles 	{-1},
312d92ba84SAsh Charles };
322d92ba84SAsh Charles 
332d92ba84SAsh Charles static struct module_pin_mux i2c0_pin_mux[] = {
342d92ba84SAsh Charles 	/* I2C_DATA */
352d92ba84SAsh Charles 	{OFFSET(i2c0_sda), (MODE(0) | RXACTIVE | PULLUDEN | SLEWCTRL)},
362d92ba84SAsh Charles 	/* I2C_SCLK */
372d92ba84SAsh Charles 	{OFFSET(i2c0_scl), (MODE(0) | RXACTIVE | PULLUDEN | SLEWCTRL)},
382d92ba84SAsh Charles 	{-1},
392d92ba84SAsh Charles };
402d92ba84SAsh Charles 
412d92ba84SAsh Charles static struct module_pin_mux rgmii1_pin_mux[] = {
422d92ba84SAsh Charles 	{OFFSET(mii1_txen), MODE(2)},                   /* RGMII1_TCTL */
432d92ba84SAsh Charles 	{OFFSET(mii1_rxdv), MODE(2) | RXACTIVE},        /* RGMII1_RCTL */
442d92ba84SAsh Charles 	{OFFSET(mii1_txd3), MODE(2)},                   /* RGMII1_TD3 */
452d92ba84SAsh Charles 	{OFFSET(mii1_txd2), MODE(2)},                   /* RGMII1_TD2 */
462d92ba84SAsh Charles 	{OFFSET(mii1_txd1), MODE(2)},                   /* RGMII1_TD1 */
472d92ba84SAsh Charles 	{OFFSET(mii1_txd0), MODE(2)},                   /* RGMII1_TD0 */
482d92ba84SAsh Charles 	{OFFSET(mii1_txclk), MODE(2)},                  /* RGMII1_TCLK */
492d92ba84SAsh Charles 	{OFFSET(mii1_rxclk), MODE(2) | RXACTIVE},       /* RGMII1_RCLK */
502d92ba84SAsh Charles 	{OFFSET(mii1_rxd3), MODE(2) | RXACTIVE},        /* RGMII1_RD3 */
512d92ba84SAsh Charles 	{OFFSET(mii1_rxd2), MODE(2) | RXACTIVE},        /* RGMII1_RD2 */
522d92ba84SAsh Charles 	{OFFSET(mii1_rxd1), MODE(2) | RXACTIVE},        /* RGMII1_RD1 */
532d92ba84SAsh Charles 	{OFFSET(mii1_rxd0), MODE(2) | RXACTIVE},        /* RGMII1_RD0 */
542d92ba84SAsh Charles 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN},/* MDIO_DATA */
552d92ba84SAsh Charles 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},        /* MDIO_CLK */
562d92ba84SAsh Charles 	{OFFSET(rmii1_refclk), MODE(7) | RXACTIVE},     /* ETH_INT */
572d92ba84SAsh Charles 	{OFFSET(mii1_col), MODE(7) | PULLUP_EN},        /* PHY_NRESET */
582d92ba84SAsh Charles 	{OFFSET(xdma_event_intr1), MODE(3)},
592d92ba84SAsh Charles 	{-1},
602d92ba84SAsh Charles };
612d92ba84SAsh Charles 
enable_uart0_pin_mux(void)622d92ba84SAsh Charles void enable_uart0_pin_mux(void)
632d92ba84SAsh Charles {
642d92ba84SAsh Charles 	configure_module_pin_mux(uart0_pin_mux);
652d92ba84SAsh Charles }
662d92ba84SAsh Charles 
enable_i2c0_pin_mux(void)67*5e90470aSAdam YH Lee void enable_i2c0_pin_mux(void)
68*5e90470aSAdam YH Lee {
69*5e90470aSAdam YH Lee 	configure_module_pin_mux(i2c0_pin_mux);
70*5e90470aSAdam YH Lee }
71*5e90470aSAdam YH Lee 
722d92ba84SAsh Charles /*
732d92ba84SAsh Charles  * Do board-specific muxes.
742d92ba84SAsh Charles  */
enable_board_pin_mux(void)752d92ba84SAsh Charles void enable_board_pin_mux(void)
762d92ba84SAsh Charles {
772d92ba84SAsh Charles 	/* I2C0 */
782d92ba84SAsh Charles 	configure_module_pin_mux(i2c0_pin_mux);
792d92ba84SAsh Charles 	/* SD Card */
802d92ba84SAsh Charles 	configure_module_pin_mux(mmc0_pin_mux);
812d92ba84SAsh Charles 	/* Ethernet pinmux. */
822d92ba84SAsh Charles 	configure_module_pin_mux(rgmii1_pin_mux);
832d92ba84SAsh Charles }
84