xref: /rk3399_rockchip-uboot/board/grinn/chiliboard/board.c (revision 00caae6d47645e68d6e5277aceb69592b49381a6)
1ab38bf6aSMarcin Niestroj /*
2ab38bf6aSMarcin Niestroj  * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
3ab38bf6aSMarcin Niestroj  * Copyright (C) 2017, Grinn - http://grinn-global.com/
4ab38bf6aSMarcin Niestroj  *
5ab38bf6aSMarcin Niestroj  * SPDX-License-Identifier:	GPL-2.0+
6ab38bf6aSMarcin Niestroj  */
7ab38bf6aSMarcin Niestroj 
8ab38bf6aSMarcin Niestroj #include <common.h>
9ab38bf6aSMarcin Niestroj #include <asm/arch/chilisom.h>
10ab38bf6aSMarcin Niestroj #include <asm/arch/cpu.h>
11ab38bf6aSMarcin Niestroj #include <asm/arch/hardware.h>
12ab38bf6aSMarcin Niestroj #include <asm/arch/omap.h>
13ab38bf6aSMarcin Niestroj #include <asm/arch/mem.h>
14ab38bf6aSMarcin Niestroj #include <asm/arch/mmc_host_def.h>
15ab38bf6aSMarcin Niestroj #include <asm/arch/mux.h>
16ab38bf6aSMarcin Niestroj #include <asm/arch/sys_proto.h>
17ab38bf6aSMarcin Niestroj #include <asm/emif.h>
18ab38bf6aSMarcin Niestroj #include <asm/io.h>
19ab38bf6aSMarcin Niestroj #include <cpsw.h>
20ab38bf6aSMarcin Niestroj #include <environment.h>
21ab38bf6aSMarcin Niestroj #include <errno.h>
22ab38bf6aSMarcin Niestroj #include <miiphy.h>
23ab38bf6aSMarcin Niestroj #include <serial.h>
24ab38bf6aSMarcin Niestroj #include <spl.h>
25ab38bf6aSMarcin Niestroj #include <watchdog.h>
26ab38bf6aSMarcin Niestroj 
27ab38bf6aSMarcin Niestroj DECLARE_GLOBAL_DATA_PTR;
28ab38bf6aSMarcin Niestroj 
29ab38bf6aSMarcin Niestroj static __maybe_unused struct ctrl_dev *cdev =
30ab38bf6aSMarcin Niestroj 	(struct ctrl_dev *)CTRL_DEVICE_BASE;
31ab38bf6aSMarcin Niestroj 
32ab38bf6aSMarcin Niestroj #ifndef CONFIG_SKIP_LOWLEVEL_INIT
33ab38bf6aSMarcin Niestroj static struct module_pin_mux uart0_pin_mux[] = {
34ab38bf6aSMarcin Niestroj 	{OFFSET(uart0_rxd), (MODE(0) | PULLUP_EN | RXACTIVE)},	/* UART0_RXD */
35ab38bf6aSMarcin Niestroj 	{OFFSET(uart0_txd), (MODE(0) | PULLUDEN)},		/* UART0_TXD */
36ab38bf6aSMarcin Niestroj 	{-1},
37ab38bf6aSMarcin Niestroj };
38ab38bf6aSMarcin Niestroj 
39ab38bf6aSMarcin Niestroj static struct module_pin_mux mmc0_pin_mux[] = {
40ab38bf6aSMarcin Niestroj 	{OFFSET(mmc0_dat3), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT3 */
41ab38bf6aSMarcin Niestroj 	{OFFSET(mmc0_dat2), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT2 */
42ab38bf6aSMarcin Niestroj 	{OFFSET(mmc0_dat1), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT1 */
43ab38bf6aSMarcin Niestroj 	{OFFSET(mmc0_dat0), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_DAT0 */
44ab38bf6aSMarcin Niestroj 	{OFFSET(mmc0_clk), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CLK */
45ab38bf6aSMarcin Niestroj 	{OFFSET(mmc0_cmd), (MODE(0) | RXACTIVE | PULLUP_EN)},	/* MMC0_CMD */
46ab38bf6aSMarcin Niestroj 	{-1},
47ab38bf6aSMarcin Niestroj };
48ab38bf6aSMarcin Niestroj 
49ab38bf6aSMarcin Niestroj static struct module_pin_mux rmii1_pin_mux[] = {
50ab38bf6aSMarcin Niestroj 	{OFFSET(mii1_crs), MODE(1) | RXACTIVE},		/* RMII1_CRS */
51ab38bf6aSMarcin Niestroj 	{OFFSET(mii1_rxerr), MODE(1) | RXACTIVE},	/* RMII1_RXERR */
52ab38bf6aSMarcin Niestroj 	{OFFSET(mii1_txen), MODE(1)},			/* RMII1_TXEN */
53ab38bf6aSMarcin Niestroj 	{OFFSET(mii1_txd1), MODE(1)},			/* RMII1_TXD1 */
54ab38bf6aSMarcin Niestroj 	{OFFSET(mii1_txd0), MODE(1)},			/* RMII1_TXD0 */
55ab38bf6aSMarcin Niestroj 	{OFFSET(mii1_rxd1), MODE(1) | RXACTIVE},	/* RMII1_RXD1 */
56ab38bf6aSMarcin Niestroj 	{OFFSET(mii1_rxd0), MODE(1) | RXACTIVE},	/* RMII1_RXD0 */
57ab38bf6aSMarcin Niestroj 	{OFFSET(mdio_data), MODE(0) | RXACTIVE | PULLUP_EN}, /* MDIO_DATA */
58ab38bf6aSMarcin Niestroj 	{OFFSET(mdio_clk), MODE(0) | PULLUP_EN},	/* MDIO_CLK */
59ab38bf6aSMarcin Niestroj 	{OFFSET(rmii1_refclk), MODE(0) | RXACTIVE},	/* RMII1_REFCLK */
60ab38bf6aSMarcin Niestroj 	{-1},
61ab38bf6aSMarcin Niestroj };
62ab38bf6aSMarcin Niestroj 
enable_board_pin_mux(void)63ab38bf6aSMarcin Niestroj static void enable_board_pin_mux(void)
64ab38bf6aSMarcin Niestroj {
65ab38bf6aSMarcin Niestroj 	chilisom_enable_pin_mux();
66ab38bf6aSMarcin Niestroj 
67ab38bf6aSMarcin Niestroj 	/* chiliboard pinmux */
68ab38bf6aSMarcin Niestroj 	configure_module_pin_mux(rmii1_pin_mux);
69ab38bf6aSMarcin Niestroj 	configure_module_pin_mux(mmc0_pin_mux);
70ab38bf6aSMarcin Niestroj }
71ab38bf6aSMarcin Niestroj #endif /* CONFIG_SKIP_LOWLEVEL_INIT */
72ab38bf6aSMarcin Niestroj 
73ab38bf6aSMarcin Niestroj #ifndef CONFIG_DM_SERIAL
default_serial_console(void)74ab38bf6aSMarcin Niestroj struct serial_device *default_serial_console(void)
75ab38bf6aSMarcin Niestroj {
76ab38bf6aSMarcin Niestroj 	return &eserial1_device;
77ab38bf6aSMarcin Niestroj }
78ab38bf6aSMarcin Niestroj #endif
79ab38bf6aSMarcin Niestroj 
80ab38bf6aSMarcin Niestroj #ifndef CONFIG_SKIP_LOWLEVEL_INIT
set_uart_mux_conf(void)81ab38bf6aSMarcin Niestroj void set_uart_mux_conf(void)
82ab38bf6aSMarcin Niestroj {
83ab38bf6aSMarcin Niestroj 	configure_module_pin_mux(uart0_pin_mux);
84ab38bf6aSMarcin Niestroj }
85ab38bf6aSMarcin Niestroj 
set_mux_conf_regs(void)86ab38bf6aSMarcin Niestroj void set_mux_conf_regs(void)
87ab38bf6aSMarcin Niestroj {
88ab38bf6aSMarcin Niestroj 	enable_board_pin_mux();
89ab38bf6aSMarcin Niestroj }
90ab38bf6aSMarcin Niestroj 
am33xx_spl_board_init(void)91ab38bf6aSMarcin Niestroj void am33xx_spl_board_init(void)
92ab38bf6aSMarcin Niestroj {
93ab38bf6aSMarcin Niestroj 	chilisom_spl_board_init();
94ab38bf6aSMarcin Niestroj }
95ab38bf6aSMarcin Niestroj #endif
96ab38bf6aSMarcin Niestroj 
97ab38bf6aSMarcin Niestroj /*
98ab38bf6aSMarcin Niestroj  * Basic board specific setup.  Pinmux has been handled already.
99ab38bf6aSMarcin Niestroj  */
board_init(void)100ab38bf6aSMarcin Niestroj int board_init(void)
101ab38bf6aSMarcin Niestroj {
102ab38bf6aSMarcin Niestroj #if defined(CONFIG_HW_WATCHDOG)
103ab38bf6aSMarcin Niestroj 	hw_watchdog_init();
104ab38bf6aSMarcin Niestroj #endif
105ab38bf6aSMarcin Niestroj 
106ab38bf6aSMarcin Niestroj 	gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
107ab38bf6aSMarcin Niestroj 	gpmc_init();
108ab38bf6aSMarcin Niestroj 
109ab38bf6aSMarcin Niestroj 	return 0;
110ab38bf6aSMarcin Niestroj }
111ab38bf6aSMarcin Niestroj 
112ab38bf6aSMarcin Niestroj #ifdef CONFIG_BOARD_LATE_INIT
board_late_init(void)113ab38bf6aSMarcin Niestroj int board_late_init(void)
114ab38bf6aSMarcin Niestroj {
115ab38bf6aSMarcin Niestroj #if !defined(CONFIG_SPL_BUILD)
116ab38bf6aSMarcin Niestroj 	uint8_t mac_addr[6];
117ab38bf6aSMarcin Niestroj 	uint32_t mac_hi, mac_lo;
118ab38bf6aSMarcin Niestroj 
119ab38bf6aSMarcin Niestroj 	/* try reading mac address from efuse */
120ab38bf6aSMarcin Niestroj 	mac_lo = readl(&cdev->macid0l);
121ab38bf6aSMarcin Niestroj 	mac_hi = readl(&cdev->macid0h);
122ab38bf6aSMarcin Niestroj 	mac_addr[0] = mac_hi & 0xFF;
123ab38bf6aSMarcin Niestroj 	mac_addr[1] = (mac_hi & 0xFF00) >> 8;
124ab38bf6aSMarcin Niestroj 	mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
125ab38bf6aSMarcin Niestroj 	mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
126ab38bf6aSMarcin Niestroj 	mac_addr[4] = mac_lo & 0xFF;
127ab38bf6aSMarcin Niestroj 	mac_addr[5] = (mac_lo & 0xFF00) >> 8;
128ab38bf6aSMarcin Niestroj 
129*00caae6dSSimon Glass 	if (!env_get("ethaddr")) {
130ab38bf6aSMarcin Niestroj 		printf("<ethaddr> not set. Validating first E-fuse MAC\n");
131ab38bf6aSMarcin Niestroj 
132ab38bf6aSMarcin Niestroj 		if (is_valid_ethaddr(mac_addr))
133fd1e959eSSimon Glass 			eth_env_set_enetaddr("ethaddr", mac_addr);
134ab38bf6aSMarcin Niestroj 	}
135ab38bf6aSMarcin Niestroj 
136ab38bf6aSMarcin Niestroj 	mac_lo = readl(&cdev->macid1l);
137ab38bf6aSMarcin Niestroj 	mac_hi = readl(&cdev->macid1h);
138ab38bf6aSMarcin Niestroj 	mac_addr[0] = mac_hi & 0xFF;
139ab38bf6aSMarcin Niestroj 	mac_addr[1] = (mac_hi & 0xFF00) >> 8;
140ab38bf6aSMarcin Niestroj 	mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
141ab38bf6aSMarcin Niestroj 	mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
142ab38bf6aSMarcin Niestroj 	mac_addr[4] = mac_lo & 0xFF;
143ab38bf6aSMarcin Niestroj 	mac_addr[5] = (mac_lo & 0xFF00) >> 8;
144ab38bf6aSMarcin Niestroj 
145*00caae6dSSimon Glass 	if (!env_get("eth1addr")) {
146ab38bf6aSMarcin Niestroj 		if (is_valid_ethaddr(mac_addr))
147fd1e959eSSimon Glass 			eth_env_set_enetaddr("eth1addr", mac_addr);
148ab38bf6aSMarcin Niestroj 	}
149ab38bf6aSMarcin Niestroj #endif
150ab38bf6aSMarcin Niestroj 
151ab38bf6aSMarcin Niestroj 	return 0;
152ab38bf6aSMarcin Niestroj }
153ab38bf6aSMarcin Niestroj #endif
154ab38bf6aSMarcin Niestroj 
155ab38bf6aSMarcin Niestroj #if !defined(CONFIG_DM_ETH) && defined(CONFIG_DRIVER_TI_CPSW) && \
156ab38bf6aSMarcin Niestroj 	!defined(CONFIG_SPL_BUILD)
cpsw_control(int enabled)157ab38bf6aSMarcin Niestroj static void cpsw_control(int enabled)
158ab38bf6aSMarcin Niestroj {
159ab38bf6aSMarcin Niestroj 	/* VTP can be added here */
160ab38bf6aSMarcin Niestroj 
161ab38bf6aSMarcin Niestroj 	return;
162ab38bf6aSMarcin Niestroj }
163ab38bf6aSMarcin Niestroj 
164ab38bf6aSMarcin Niestroj static struct cpsw_slave_data cpsw_slaves[] = {
165ab38bf6aSMarcin Niestroj 	{
166ab38bf6aSMarcin Niestroj 		.slave_reg_ofs	= 0x208,
167ab38bf6aSMarcin Niestroj 		.sliver_reg_ofs	= 0xd80,
168ab38bf6aSMarcin Niestroj 		.phy_addr	= 0,
169ab38bf6aSMarcin Niestroj 	}
170ab38bf6aSMarcin Niestroj };
171ab38bf6aSMarcin Niestroj 
172ab38bf6aSMarcin Niestroj static struct cpsw_platform_data cpsw_data = {
173ab38bf6aSMarcin Niestroj 	.mdio_base		= CPSW_MDIO_BASE,
174ab38bf6aSMarcin Niestroj 	.cpsw_base		= CPSW_BASE,
175ab38bf6aSMarcin Niestroj 	.mdio_div		= 0xff,
176ab38bf6aSMarcin Niestroj 	.channels		= 8,
177ab38bf6aSMarcin Niestroj 	.cpdma_reg_ofs		= 0x800,
178ab38bf6aSMarcin Niestroj 	.slaves			= 1,
179ab38bf6aSMarcin Niestroj 	.slave_data		= cpsw_slaves,
180ab38bf6aSMarcin Niestroj 	.ale_reg_ofs		= 0xd00,
181ab38bf6aSMarcin Niestroj 	.ale_entries		= 1024,
182ab38bf6aSMarcin Niestroj 	.host_port_reg_ofs	= 0x108,
183ab38bf6aSMarcin Niestroj 	.hw_stats_reg_ofs	= 0x900,
184ab38bf6aSMarcin Niestroj 	.bd_ram_ofs		= 0x2000,
185ab38bf6aSMarcin Niestroj 	.mac_control		= (1 << 5),
186ab38bf6aSMarcin Niestroj 	.control		= cpsw_control,
187ab38bf6aSMarcin Niestroj 	.host_port_num		= 0,
188ab38bf6aSMarcin Niestroj 	.version		= CPSW_CTRL_VERSION_2,
189ab38bf6aSMarcin Niestroj };
190ab38bf6aSMarcin Niestroj 
board_eth_init(bd_t * bis)191ab38bf6aSMarcin Niestroj int board_eth_init(bd_t *bis)
192ab38bf6aSMarcin Niestroj {
193ab38bf6aSMarcin Niestroj 	int rv, n = 0;
194ab38bf6aSMarcin Niestroj 
195ab38bf6aSMarcin Niestroj 	writel(RMII_MODE_ENABLE | RMII_CHIPCKL_ENABLE, &cdev->miisel);
196ab38bf6aSMarcin Niestroj 	cpsw_slaves[0].phy_if = PHY_INTERFACE_MODE_RMII;
197ab38bf6aSMarcin Niestroj 
198ab38bf6aSMarcin Niestroj 	rv = cpsw_register(&cpsw_data);
199ab38bf6aSMarcin Niestroj 	if (rv < 0)
200ab38bf6aSMarcin Niestroj 		printf("Error %d registering CPSW switch\n", rv);
201ab38bf6aSMarcin Niestroj 	else
202ab38bf6aSMarcin Niestroj 		n += rv;
203ab38bf6aSMarcin Niestroj 
204ab38bf6aSMarcin Niestroj 	return n;
205ab38bf6aSMarcin Niestroj }
206ab38bf6aSMarcin Niestroj #endif
207