xref: /rk3399_rockchip-uboot/board/ge/bx50v3/bx50v3.c (revision 39632b4a01210e329333d787d828157dcd2c7328)
1f9162b15SAkshay Bhat /*
2f9162b15SAkshay Bhat  * Copyright 2015 Timesys Corporation
3f9162b15SAkshay Bhat  * Copyright 2015 General Electric Company
4f9162b15SAkshay Bhat  * Copyright 2012 Freescale Semiconductor, Inc.
5f9162b15SAkshay Bhat  *
6f9162b15SAkshay Bhat  * SPDX-License-Identifier:	GPL-2.0+
7f9162b15SAkshay Bhat  */
8f9162b15SAkshay Bhat 
9f9162b15SAkshay Bhat #include <asm/arch/clock.h>
10f9162b15SAkshay Bhat #include <asm/arch/imx-regs.h>
11f9162b15SAkshay Bhat #include <asm/arch/iomux.h>
12f9162b15SAkshay Bhat #include <asm/arch/mx6-pins.h>
131221ce45SMasahiro Yamada #include <linux/errno.h>
14f9162b15SAkshay Bhat #include <asm/gpio.h>
15*552a848eSStefano Babic #include <asm/mach-imx/mxc_i2c.h>
16*552a848eSStefano Babic #include <asm/mach-imx/iomux-v3.h>
17*552a848eSStefano Babic #include <asm/mach-imx/boot_mode.h>
18*552a848eSStefano Babic #include <asm/mach-imx/video.h>
19f9162b15SAkshay Bhat #include <mmc.h>
20f9162b15SAkshay Bhat #include <fsl_esdhc.h>
21f9162b15SAkshay Bhat #include <miiphy.h>
22f9162b15SAkshay Bhat #include <netdev.h>
23f9162b15SAkshay Bhat #include <asm/arch/mxc_hdmi.h>
24f9162b15SAkshay Bhat #include <asm/arch/crm_regs.h>
25f9162b15SAkshay Bhat #include <asm/io.h>
26f9162b15SAkshay Bhat #include <asm/arch/sys_proto.h>
27f9162b15SAkshay Bhat #include <i2c.h>
2854971ac6SAkshay Bhat #include <pwm.h>
29f9162b15SAkshay Bhat DECLARE_GLOBAL_DATA_PTR;
30f9162b15SAkshay Bhat 
317d0b8cfeSJustin Waters #define NC_PAD_CTRL (PAD_CTL_PUS_100K_UP |	\
327d0b8cfeSJustin Waters 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |	\
337d0b8cfeSJustin Waters 	PAD_CTL_HYS)
347d0b8cfeSJustin Waters 
35f9162b15SAkshay Bhat #define UART_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
36f9162b15SAkshay Bhat 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm |			\
37f9162b15SAkshay Bhat 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
38f9162b15SAkshay Bhat 
39f9162b15SAkshay Bhat #define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP |			\
40f9162b15SAkshay Bhat 	PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm |			\
41f9162b15SAkshay Bhat 	PAD_CTL_SRE_FAST  | PAD_CTL_HYS)
42f9162b15SAkshay Bhat 
43f9162b15SAkshay Bhat #define ENET_PAD_CTRL  (PAD_CTL_PUS_100K_UP | PAD_CTL_PUE |	\
44f9162b15SAkshay Bhat 	PAD_CTL_SPEED_HIGH | PAD_CTL_DSE_48ohm | PAD_CTL_SRE_FAST)
45f9162b15SAkshay Bhat 
46f9162b15SAkshay Bhat #define ENET_CLK_PAD_CTRL (PAD_CTL_SPEED_MED | \
47f9162b15SAkshay Bhat 	PAD_CTL_DSE_120ohm | PAD_CTL_SRE_FAST)
48f9162b15SAkshay Bhat 
49f9162b15SAkshay Bhat #define ENET_RX_PAD_CTRL (PAD_CTL_PKE | PAD_CTL_PUE | \
50f9162b15SAkshay Bhat 	PAD_CTL_SPEED_HIGH   | PAD_CTL_SRE_FAST)
51f9162b15SAkshay Bhat 
52f9162b15SAkshay Bhat #define SPI_PAD_CTRL (PAD_CTL_HYS | PAD_CTL_SPEED_MED | \
53f9162b15SAkshay Bhat 		      PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST)
54f9162b15SAkshay Bhat 
55f9162b15SAkshay Bhat #define I2C_PAD_CTRL  (PAD_CTL_PUS_100K_UP |			\
56f9162b15SAkshay Bhat 	PAD_CTL_SPEED_MED | PAD_CTL_DSE_40ohm | PAD_CTL_HYS |	\
57f9162b15SAkshay Bhat 	PAD_CTL_ODE | PAD_CTL_SRE_FAST)
58f9162b15SAkshay Bhat 
59f9162b15SAkshay Bhat #define I2C_PAD MUX_PAD_CTRL(I2C_PAD_CTRL)
60f9162b15SAkshay Bhat 
dram_init(void)61f9162b15SAkshay Bhat int dram_init(void)
62f9162b15SAkshay Bhat {
63c6a51babSFabio Estevam 	gd->ram_size = imx_ddr_size();
64f9162b15SAkshay Bhat 
65f9162b15SAkshay Bhat 	return 0;
66f9162b15SAkshay Bhat }
67f9162b15SAkshay Bhat 
68f9162b15SAkshay Bhat static iomux_v3_cfg_t const uart3_pads[] = {
69f9162b15SAkshay Bhat 	MX6_PAD_EIM_D31__UART3_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
70f9162b15SAkshay Bhat 	MX6_PAD_EIM_D23__UART3_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
71f9162b15SAkshay Bhat 	MX6_PAD_EIM_D24__UART3_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
72f9162b15SAkshay Bhat 	MX6_PAD_EIM_D25__UART3_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
73f9162b15SAkshay Bhat };
74f9162b15SAkshay Bhat 
75f9162b15SAkshay Bhat static iomux_v3_cfg_t const uart4_pads[] = {
76f9162b15SAkshay Bhat 	MX6_PAD_KEY_COL0__UART4_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
77f9162b15SAkshay Bhat 	MX6_PAD_KEY_ROW0__UART4_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
78f9162b15SAkshay Bhat };
79f9162b15SAkshay Bhat 
80f9162b15SAkshay Bhat static iomux_v3_cfg_t const enet_pads[] = {
81f9162b15SAkshay Bhat 	MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
82f9162b15SAkshay Bhat 	MX6_PAD_ENET_MDC__ENET_MDC   | MUX_PAD_CTRL(ENET_PAD_CTRL),
83f9162b15SAkshay Bhat 	MX6_PAD_RGMII_TXC__RGMII_TXC | MUX_PAD_CTRL(ENET_PAD_CTRL),
84f9162b15SAkshay Bhat 	MX6_PAD_RGMII_TD0__RGMII_TD0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
85f9162b15SAkshay Bhat 	MX6_PAD_RGMII_TD1__RGMII_TD1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
86f9162b15SAkshay Bhat 	MX6_PAD_RGMII_TD2__RGMII_TD2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
87f9162b15SAkshay Bhat 	MX6_PAD_RGMII_TD3__RGMII_TD3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
88f9162b15SAkshay Bhat 	MX6_PAD_RGMII_TX_CTL__RGMII_TX_CTL | MUX_PAD_CTRL(ENET_PAD_CTRL),
89f9162b15SAkshay Bhat 	MX6_PAD_ENET_REF_CLK__ENET_TX_CLK  | MUX_PAD_CTRL(ENET_CLK_PAD_CTRL),
90f9162b15SAkshay Bhat 	MX6_PAD_RGMII_RXC__RGMII_RXC | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
91f9162b15SAkshay Bhat 	MX6_PAD_RGMII_RD0__RGMII_RD0 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
92f9162b15SAkshay Bhat 	MX6_PAD_RGMII_RD1__RGMII_RD1 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
93f9162b15SAkshay Bhat 	MX6_PAD_RGMII_RD2__RGMII_RD2 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
94f9162b15SAkshay Bhat 	MX6_PAD_RGMII_RD3__RGMII_RD3 | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
95f9162b15SAkshay Bhat 	MX6_PAD_RGMII_RX_CTL__RGMII_RX_CTL | MUX_PAD_CTRL(ENET_RX_PAD_CTRL),
96f9162b15SAkshay Bhat 	/* AR8033 PHY Reset */
97f9162b15SAkshay Bhat 	MX6_PAD_ENET_TX_EN__GPIO1_IO28 | MUX_PAD_CTRL(NO_PAD_CTRL),
98f9162b15SAkshay Bhat };
99f9162b15SAkshay Bhat 
setup_iomux_enet(void)100f9162b15SAkshay Bhat static void setup_iomux_enet(void)
101f9162b15SAkshay Bhat {
102f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
103f9162b15SAkshay Bhat 
104f9162b15SAkshay Bhat 	/* Reset AR8033 PHY */
105f9162b15SAkshay Bhat 	gpio_direction_output(IMX_GPIO_NR(1, 28), 0);
106d42db168SYung-Ching LIN 	mdelay(10);
107f9162b15SAkshay Bhat 	gpio_set_value(IMX_GPIO_NR(1, 28), 1);
108d42db168SYung-Ching LIN 	mdelay(1);
109f9162b15SAkshay Bhat }
110f9162b15SAkshay Bhat 
111f9162b15SAkshay Bhat static iomux_v3_cfg_t const usdhc2_pads[] = {
112f9162b15SAkshay Bhat 	MX6_PAD_SD2_CLK__SD2_CLK	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
113f9162b15SAkshay Bhat 	MX6_PAD_SD2_CMD__SD2_CMD	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
114f9162b15SAkshay Bhat 	MX6_PAD_SD2_DAT0__SD2_DATA0	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
115f9162b15SAkshay Bhat 	MX6_PAD_SD2_DAT1__SD2_DATA1	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
116f9162b15SAkshay Bhat 	MX6_PAD_SD2_DAT2__SD2_DATA2	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
117f9162b15SAkshay Bhat 	MX6_PAD_SD2_DAT3__SD2_DATA3	| MUX_PAD_CTRL(USDHC_PAD_CTRL),
118f9162b15SAkshay Bhat 	MX6_PAD_GPIO_4__GPIO1_IO04	| MUX_PAD_CTRL(NO_PAD_CTRL),
119f9162b15SAkshay Bhat };
120f9162b15SAkshay Bhat 
121f9162b15SAkshay Bhat static iomux_v3_cfg_t const usdhc3_pads[] = {
122f9162b15SAkshay Bhat 	MX6_PAD_SD3_CLK__SD3_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
123f9162b15SAkshay Bhat 	MX6_PAD_SD3_CMD__SD3_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
124f9162b15SAkshay Bhat 	MX6_PAD_SD3_RST__SD3_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL),
125f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
126f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
127f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
128f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
129f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
130f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
131f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
132f9162b15SAkshay Bhat 	MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
133f9162b15SAkshay Bhat };
134f9162b15SAkshay Bhat 
135f9162b15SAkshay Bhat static iomux_v3_cfg_t const usdhc4_pads[] = {
136f9162b15SAkshay Bhat 	MX6_PAD_SD4_CLK__SD4_CLK   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
137f9162b15SAkshay Bhat 	MX6_PAD_SD4_CMD__SD4_CMD   | MUX_PAD_CTRL(USDHC_PAD_CTRL),
138f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
139f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
140f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
141f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
142f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
143f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
144f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
145f9162b15SAkshay Bhat 	MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
146f9162b15SAkshay Bhat 	MX6_PAD_NANDF_CS0__GPIO6_IO11 | MUX_PAD_CTRL(NO_PAD_CTRL),
147f9162b15SAkshay Bhat 	MX6_PAD_NANDF_CS1__GPIO6_IO14 | MUX_PAD_CTRL(NO_PAD_CTRL),
148f9162b15SAkshay Bhat };
149f9162b15SAkshay Bhat 
150f9162b15SAkshay Bhat static iomux_v3_cfg_t const ecspi1_pads[] = {
151f9162b15SAkshay Bhat 	MX6_PAD_EIM_D16__ECSPI1_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
152f9162b15SAkshay Bhat 	MX6_PAD_EIM_D17__ECSPI1_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
153f9162b15SAkshay Bhat 	MX6_PAD_EIM_D18__ECSPI1_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
154f9162b15SAkshay Bhat 	MX6_PAD_EIM_EB2__GPIO2_IO30 | MUX_PAD_CTRL(NO_PAD_CTRL),
155f9162b15SAkshay Bhat };
156f9162b15SAkshay Bhat 
157f9162b15SAkshay Bhat static struct i2c_pads_info i2c_pad_info1 = {
158f9162b15SAkshay Bhat 	.scl = {
159f9162b15SAkshay Bhat 		.i2c_mode = MX6_PAD_CSI0_DAT9__I2C1_SCL | I2C_PAD,
160f9162b15SAkshay Bhat 		.gpio_mode = MX6_PAD_CSI0_DAT9__GPIO5_IO27 | I2C_PAD,
161f9162b15SAkshay Bhat 		.gp = IMX_GPIO_NR(5, 27)
162f9162b15SAkshay Bhat 	},
163f9162b15SAkshay Bhat 	.sda = {
164f9162b15SAkshay Bhat 		.i2c_mode = MX6_PAD_CSI0_DAT8__I2C1_SDA | I2C_PAD,
165f9162b15SAkshay Bhat 		.gpio_mode = MX6_PAD_CSI0_DAT8__GPIO5_IO26 | I2C_PAD,
166f9162b15SAkshay Bhat 		.gp = IMX_GPIO_NR(5, 26)
167f9162b15SAkshay Bhat 	}
168f9162b15SAkshay Bhat };
169f9162b15SAkshay Bhat 
170f9162b15SAkshay Bhat static struct i2c_pads_info i2c_pad_info2 = {
171f9162b15SAkshay Bhat 	.scl = {
172f9162b15SAkshay Bhat 		.i2c_mode = MX6_PAD_KEY_COL3__I2C2_SCL | I2C_PAD,
173f9162b15SAkshay Bhat 		.gpio_mode = MX6_PAD_KEY_COL3__GPIO4_IO12 | I2C_PAD,
174f9162b15SAkshay Bhat 		.gp = IMX_GPIO_NR(4, 12)
175f9162b15SAkshay Bhat 	},
176f9162b15SAkshay Bhat 	.sda = {
177f9162b15SAkshay Bhat 		.i2c_mode = MX6_PAD_KEY_ROW3__I2C2_SDA | I2C_PAD,
178f9162b15SAkshay Bhat 		.gpio_mode = MX6_PAD_KEY_ROW3__GPIO4_IO13 | I2C_PAD,
179f9162b15SAkshay Bhat 		.gp = IMX_GPIO_NR(4, 13)
180f9162b15SAkshay Bhat 	}
181f9162b15SAkshay Bhat };
182f9162b15SAkshay Bhat 
183f9162b15SAkshay Bhat static struct i2c_pads_info i2c_pad_info3 = {
184f9162b15SAkshay Bhat 	.scl = {
185f9162b15SAkshay Bhat 		.i2c_mode = MX6_PAD_GPIO_3__I2C3_SCL | I2C_PAD,
186f9162b15SAkshay Bhat 		.gpio_mode = MX6_PAD_GPIO_3__GPIO1_IO03 | I2C_PAD,
187f9162b15SAkshay Bhat 		.gp = IMX_GPIO_NR(1, 3)
188f9162b15SAkshay Bhat 	},
189f9162b15SAkshay Bhat 	.sda = {
190f9162b15SAkshay Bhat 		.i2c_mode = MX6_PAD_GPIO_6__I2C3_SDA | I2C_PAD,
191f9162b15SAkshay Bhat 		.gpio_mode = MX6_PAD_GPIO_6__GPIO1_IO06 | I2C_PAD,
192f9162b15SAkshay Bhat 		.gp = IMX_GPIO_NR(1, 6)
193f9162b15SAkshay Bhat 	}
194f9162b15SAkshay Bhat };
195f9162b15SAkshay Bhat 
196f9162b15SAkshay Bhat #ifdef CONFIG_MXC_SPI
board_spi_cs_gpio(unsigned bus,unsigned cs)197f9162b15SAkshay Bhat int board_spi_cs_gpio(unsigned bus, unsigned cs)
198f9162b15SAkshay Bhat {
199f9162b15SAkshay Bhat 	return (bus == 0 && cs == 0) ? (IMX_GPIO_NR(2, 30)) : -1;
200f9162b15SAkshay Bhat }
201f9162b15SAkshay Bhat 
setup_spi(void)202f9162b15SAkshay Bhat static void setup_spi(void)
203f9162b15SAkshay Bhat {
204f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
205f9162b15SAkshay Bhat }
206f9162b15SAkshay Bhat #endif
207f9162b15SAkshay Bhat 
208f9162b15SAkshay Bhat static iomux_v3_cfg_t const pcie_pads[] = {
209f9162b15SAkshay Bhat 	MX6_PAD_GPIO_5__GPIO1_IO05 | MUX_PAD_CTRL(NO_PAD_CTRL),
210f9162b15SAkshay Bhat 	MX6_PAD_GPIO_17__GPIO7_IO12 | MUX_PAD_CTRL(NO_PAD_CTRL),
211f9162b15SAkshay Bhat };
212f9162b15SAkshay Bhat 
setup_pcie(void)213f9162b15SAkshay Bhat static void setup_pcie(void)
214f9162b15SAkshay Bhat {
215f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(pcie_pads, ARRAY_SIZE(pcie_pads));
216f9162b15SAkshay Bhat }
217f9162b15SAkshay Bhat 
setup_iomux_uart(void)218f9162b15SAkshay Bhat static void setup_iomux_uart(void)
219f9162b15SAkshay Bhat {
220f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(uart3_pads, ARRAY_SIZE(uart3_pads));
221f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(uart4_pads, ARRAY_SIZE(uart4_pads));
222f9162b15SAkshay Bhat }
223f9162b15SAkshay Bhat 
224f9162b15SAkshay Bhat #ifdef CONFIG_FSL_ESDHC
225f9162b15SAkshay Bhat struct fsl_esdhc_cfg usdhc_cfg[3] = {
226f9162b15SAkshay Bhat 	{USDHC2_BASE_ADDR},
227f9162b15SAkshay Bhat 	{USDHC3_BASE_ADDR},
228f9162b15SAkshay Bhat 	{USDHC4_BASE_ADDR},
229f9162b15SAkshay Bhat };
230f9162b15SAkshay Bhat 
231f9162b15SAkshay Bhat #define USDHC2_CD_GPIO	IMX_GPIO_NR(1, 4)
232f9162b15SAkshay Bhat #define USDHC4_CD_GPIO	IMX_GPIO_NR(6, 11)
233f9162b15SAkshay Bhat 
board_mmc_getcd(struct mmc * mmc)234f9162b15SAkshay Bhat int board_mmc_getcd(struct mmc *mmc)
235f9162b15SAkshay Bhat {
236f9162b15SAkshay Bhat 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
237f9162b15SAkshay Bhat 	int ret = 0;
238f9162b15SAkshay Bhat 
239f9162b15SAkshay Bhat 	switch (cfg->esdhc_base) {
240f9162b15SAkshay Bhat 	case USDHC2_BASE_ADDR:
241f9162b15SAkshay Bhat 		ret = !gpio_get_value(USDHC2_CD_GPIO);
242f9162b15SAkshay Bhat 		break;
243f9162b15SAkshay Bhat 	case USDHC3_BASE_ADDR:
244f9162b15SAkshay Bhat 		ret = 1; /* eMMC is always present */
245f9162b15SAkshay Bhat 		break;
246f9162b15SAkshay Bhat 	case USDHC4_BASE_ADDR:
247f9162b15SAkshay Bhat 		ret = !gpio_get_value(USDHC4_CD_GPIO);
248f9162b15SAkshay Bhat 		break;
249f9162b15SAkshay Bhat 	}
250f9162b15SAkshay Bhat 
251f9162b15SAkshay Bhat 	return ret;
252f9162b15SAkshay Bhat }
253f9162b15SAkshay Bhat 
board_mmc_init(bd_t * bis)254f9162b15SAkshay Bhat int board_mmc_init(bd_t *bis)
255f9162b15SAkshay Bhat {
256f9162b15SAkshay Bhat 	int ret;
257f9162b15SAkshay Bhat 	int i;
258f9162b15SAkshay Bhat 
259f9162b15SAkshay Bhat 	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
260f9162b15SAkshay Bhat 		switch (i) {
261f9162b15SAkshay Bhat 		case 0:
262f9162b15SAkshay Bhat 			imx_iomux_v3_setup_multiple_pads(
263f9162b15SAkshay Bhat 				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
264f9162b15SAkshay Bhat 			gpio_direction_input(USDHC2_CD_GPIO);
265f9162b15SAkshay Bhat 			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
266f9162b15SAkshay Bhat 			break;
267f9162b15SAkshay Bhat 		case 1:
268f9162b15SAkshay Bhat 			imx_iomux_v3_setup_multiple_pads(
269f9162b15SAkshay Bhat 				usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
270f9162b15SAkshay Bhat 			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
271f9162b15SAkshay Bhat 			break;
272f9162b15SAkshay Bhat 		case 2:
273f9162b15SAkshay Bhat 			imx_iomux_v3_setup_multiple_pads(
274f9162b15SAkshay Bhat 				usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
275f9162b15SAkshay Bhat 			gpio_direction_input(USDHC4_CD_GPIO);
276f9162b15SAkshay Bhat 			usdhc_cfg[2].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
277f9162b15SAkshay Bhat 			break;
278f9162b15SAkshay Bhat 		default:
279f9162b15SAkshay Bhat 			printf("Warning: you configured more USDHC controllers\n"
280f9162b15SAkshay Bhat 			       "(%d) then supported by the board (%d)\n",
281f9162b15SAkshay Bhat 			       i + 1, CONFIG_SYS_FSL_USDHC_NUM);
282f9162b15SAkshay Bhat 			return -EINVAL;
283f9162b15SAkshay Bhat 		}
284f9162b15SAkshay Bhat 
285f9162b15SAkshay Bhat 		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
286f9162b15SAkshay Bhat 		if (ret)
287f9162b15SAkshay Bhat 			return ret;
288f9162b15SAkshay Bhat 	}
289f9162b15SAkshay Bhat 
290f9162b15SAkshay Bhat 	return 0;
291f9162b15SAkshay Bhat }
292f9162b15SAkshay Bhat #endif
293f9162b15SAkshay Bhat 
mx6_rgmii_rework(struct phy_device * phydev)294f9162b15SAkshay Bhat static int mx6_rgmii_rework(struct phy_device *phydev)
295f9162b15SAkshay Bhat {
296f9162b15SAkshay Bhat 	/* Configure AR8033 to ouput a 125MHz clk from CLK_25M */
297f9162b15SAkshay Bhat 	/* set device address 0x7 */
298f9162b15SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x7);
299f9162b15SAkshay Bhat 	/* offset 0x8016: CLK_25M Clock Select */
300f9162b15SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x8016);
301f9162b15SAkshay Bhat 	/* enable register write, no post increment, address 0x7 */
302f9162b15SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0xd, 0x4007);
303f9162b15SAkshay Bhat 	/* set to 125 MHz from local PLL source */
304f9162b15SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0xe, 0x18);
305f9162b15SAkshay Bhat 
306f9162b15SAkshay Bhat 	/* rgmii tx clock delay enable */
307f9162b15SAkshay Bhat 	/* set debug port address: SerDes Test and System Mode Control */
308f9162b15SAkshay Bhat 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
309f9162b15SAkshay Bhat 	/* enable rgmii tx clock delay */
310ec7aa8fdSYung-Ching LIN 	/* set the reserved bits to avoid board specific voltage peak issue*/
311ec7aa8fdSYung-Ching LIN 	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x3D47);
312f9162b15SAkshay Bhat 
313f9162b15SAkshay Bhat 	return 0;
314f9162b15SAkshay Bhat }
315f9162b15SAkshay Bhat 
board_phy_config(struct phy_device * phydev)316f9162b15SAkshay Bhat int board_phy_config(struct phy_device *phydev)
317f9162b15SAkshay Bhat {
318f9162b15SAkshay Bhat 	mx6_rgmii_rework(phydev);
319f9162b15SAkshay Bhat 
320f9162b15SAkshay Bhat 	if (phydev->drv->config)
321f9162b15SAkshay Bhat 		phydev->drv->config(phydev);
322f9162b15SAkshay Bhat 
323f9162b15SAkshay Bhat 	return 0;
324f9162b15SAkshay Bhat }
325f9162b15SAkshay Bhat 
326f9162b15SAkshay Bhat #if defined(CONFIG_VIDEO_IPUV3)
327f9162b15SAkshay Bhat static iomux_v3_cfg_t const backlight_pads[] = {
328f9162b15SAkshay Bhat 	/* Power for LVDS Display */
329f9162b15SAkshay Bhat 	MX6_PAD_EIM_D22__GPIO3_IO22 | MUX_PAD_CTRL(NO_PAD_CTRL),
330f9162b15SAkshay Bhat #define LVDS_POWER_GP IMX_GPIO_NR(3, 22)
331f9162b15SAkshay Bhat 	/* Backlight enable for LVDS display */
332f9162b15SAkshay Bhat 	MX6_PAD_GPIO_0__GPIO1_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL),
333f9162b15SAkshay Bhat #define LVDS_BACKLIGHT_GP IMX_GPIO_NR(1, 0)
33454971ac6SAkshay Bhat 	/* backlight PWM brightness control */
33554971ac6SAkshay Bhat 	MX6_PAD_SD1_DAT3__PWM1_OUT | MUX_PAD_CTRL(NO_PAD_CTRL),
336f9162b15SAkshay Bhat };
337f9162b15SAkshay Bhat 
do_enable_hdmi(struct display_info_t const * dev)338f9162b15SAkshay Bhat static void do_enable_hdmi(struct display_info_t const *dev)
339f9162b15SAkshay Bhat {
340f9162b15SAkshay Bhat 	imx_enable_hdmi_phy();
341f9162b15SAkshay Bhat }
342f9162b15SAkshay Bhat 
board_cfb_skip(void)343f9162b15SAkshay Bhat int board_cfb_skip(void)
344f9162b15SAkshay Bhat {
345f9162b15SAkshay Bhat 	gpio_direction_output(LVDS_POWER_GP, 1);
346f9162b15SAkshay Bhat 
347f9162b15SAkshay Bhat 	return 0;
348f9162b15SAkshay Bhat }
349f9162b15SAkshay Bhat 
detect_baseboard(struct display_info_t const * dev)350f9162b15SAkshay Bhat static int detect_baseboard(struct display_info_t const *dev)
351f9162b15SAkshay Bhat {
352f9162b15SAkshay Bhat 	if (IS_ENABLED(CONFIG_TARGET_GE_B450V3) ||
353f9162b15SAkshay Bhat 	    IS_ENABLED(CONFIG_TARGET_GE_B650V3))
354f9162b15SAkshay Bhat 		return 1;
355f9162b15SAkshay Bhat 
356f9162b15SAkshay Bhat 	return 0;
357f9162b15SAkshay Bhat }
358f9162b15SAkshay Bhat 
359f9162b15SAkshay Bhat struct display_info_t const displays[] = {{
360f9162b15SAkshay Bhat 	.bus	= -1,
361f9162b15SAkshay Bhat 	.addr	= -1,
362f9162b15SAkshay Bhat 	.pixfmt	= IPU_PIX_FMT_RGB24,
363f9162b15SAkshay Bhat 	.detect	= detect_baseboard,
364f9162b15SAkshay Bhat 	.enable	= NULL,
365f9162b15SAkshay Bhat 	.mode	= {
366f9162b15SAkshay Bhat 		.name           = "G121X1-L03",
367f9162b15SAkshay Bhat 		.refresh        = 60,
368f9162b15SAkshay Bhat 		.xres           = 1024,
369f9162b15SAkshay Bhat 		.yres           = 768,
370f9162b15SAkshay Bhat 		.pixclock       = 15385,
371f9162b15SAkshay Bhat 		.left_margin    = 20,
372f9162b15SAkshay Bhat 		.right_margin   = 300,
373f9162b15SAkshay Bhat 		.upper_margin   = 30,
374f9162b15SAkshay Bhat 		.lower_margin   = 8,
375f9162b15SAkshay Bhat 		.hsync_len      = 1,
376f9162b15SAkshay Bhat 		.vsync_len      = 1,
377f9162b15SAkshay Bhat 		.sync           = FB_SYNC_EXT,
378f9162b15SAkshay Bhat 		.vmode          = FB_VMODE_NONINTERLACED
379f9162b15SAkshay Bhat } }, {
380f9162b15SAkshay Bhat 	.bus	= -1,
381f9162b15SAkshay Bhat 	.addr	= 3,
382f9162b15SAkshay Bhat 	.pixfmt	= IPU_PIX_FMT_RGB24,
383f9162b15SAkshay Bhat 	.detect	= detect_hdmi,
384f9162b15SAkshay Bhat 	.enable	= do_enable_hdmi,
385f9162b15SAkshay Bhat 	.mode	= {
386f9162b15SAkshay Bhat 		.name           = "HDMI",
387f9162b15SAkshay Bhat 		.refresh        = 60,
388f9162b15SAkshay Bhat 		.xres           = 1024,
389f9162b15SAkshay Bhat 		.yres           = 768,
390f9162b15SAkshay Bhat 		.pixclock       = 15385,
391f9162b15SAkshay Bhat 		.left_margin    = 220,
392f9162b15SAkshay Bhat 		.right_margin   = 40,
393f9162b15SAkshay Bhat 		.upper_margin   = 21,
394f9162b15SAkshay Bhat 		.lower_margin   = 7,
395f9162b15SAkshay Bhat 		.hsync_len      = 60,
396f9162b15SAkshay Bhat 		.vsync_len      = 10,
397f9162b15SAkshay Bhat 		.sync           = FB_SYNC_EXT,
398f9162b15SAkshay Bhat 		.vmode          = FB_VMODE_NONINTERLACED
399f9162b15SAkshay Bhat } } };
400f9162b15SAkshay Bhat size_t display_count = ARRAY_SIZE(displays);
401f9162b15SAkshay Bhat 
enable_videopll(void)402494d43ecSAkshay Bhat static void enable_videopll(void)
403494d43ecSAkshay Bhat {
404494d43ecSAkshay Bhat 	struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
405494d43ecSAkshay Bhat 	s32 timeout = 100000;
406494d43ecSAkshay Bhat 
407494d43ecSAkshay Bhat 	setbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
408494d43ecSAkshay Bhat 
409494d43ecSAkshay Bhat 	/* set video pll to 910MHz (24MHz * (37+11/12))
410494d43ecSAkshay Bhat 	* video pll post div to 910/4 = 227.5MHz
411494d43ecSAkshay Bhat 	*/
412494d43ecSAkshay Bhat 	clrsetbits_le32(&ccm->analog_pll_video,
413494d43ecSAkshay Bhat 			BM_ANADIG_PLL_VIDEO_DIV_SELECT |
414494d43ecSAkshay Bhat 			BM_ANADIG_PLL_VIDEO_POST_DIV_SELECT,
415494d43ecSAkshay Bhat 			BF_ANADIG_PLL_VIDEO_DIV_SELECT(37) |
416494d43ecSAkshay Bhat 			BF_ANADIG_PLL_VIDEO_POST_DIV_SELECT(0));
417494d43ecSAkshay Bhat 
418494d43ecSAkshay Bhat 	writel(BF_ANADIG_PLL_VIDEO_NUM_A(11), &ccm->analog_pll_video_num);
419494d43ecSAkshay Bhat 	writel(BF_ANADIG_PLL_VIDEO_DENOM_B(12), &ccm->analog_pll_video_denom);
420494d43ecSAkshay Bhat 
421494d43ecSAkshay Bhat 	clrbits_le32(&ccm->analog_pll_video, BM_ANADIG_PLL_VIDEO_POWERDOWN);
422494d43ecSAkshay Bhat 
423494d43ecSAkshay Bhat 	while (timeout--)
424494d43ecSAkshay Bhat 		if (readl(&ccm->analog_pll_video) & BM_ANADIG_PLL_VIDEO_LOCK)
425494d43ecSAkshay Bhat 			break;
426494d43ecSAkshay Bhat 
427494d43ecSAkshay Bhat 	if (timeout < 0)
428494d43ecSAkshay Bhat 		printf("Warning: video pll lock timeout!\n");
429494d43ecSAkshay Bhat 
430494d43ecSAkshay Bhat 	clrsetbits_le32(&ccm->analog_pll_video,
431494d43ecSAkshay Bhat 			BM_ANADIG_PLL_VIDEO_BYPASS,
432494d43ecSAkshay Bhat 			BM_ANADIG_PLL_VIDEO_ENABLE);
433494d43ecSAkshay Bhat }
434494d43ecSAkshay Bhat 
setup_display_b850v3(void)435de708da0SAkshay Bhat static void setup_display_b850v3(void)
436f9162b15SAkshay Bhat {
437f9162b15SAkshay Bhat 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
438f9162b15SAkshay Bhat 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
439f9162b15SAkshay Bhat 
440494d43ecSAkshay Bhat 	enable_videopll();
441494d43ecSAkshay Bhat 
442de708da0SAkshay Bhat 	/* IPU1 D0 clock is 227.5 / 3.5 = 65MHz */
443de708da0SAkshay Bhat 	clrbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
444de708da0SAkshay Bhat 
445f9162b15SAkshay Bhat 	imx_setup_hdmi();
446f9162b15SAkshay Bhat 
447de708da0SAkshay Bhat 	/* Set LDB_DI0 as clock source for IPU_DI0 */
448de708da0SAkshay Bhat 	clrsetbits_le32(&mxc_ccm->chsccdr,
449de708da0SAkshay Bhat 			MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
450de708da0SAkshay Bhat 			(CHSCCDR_CLK_SEL_LDB_DI0 <<
451de708da0SAkshay Bhat 			 MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
452f9162b15SAkshay Bhat 
453de708da0SAkshay Bhat 	/* Turn on IPU LDB DI0 clocks */
454de708da0SAkshay Bhat 	setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
455f9162b15SAkshay Bhat 
456de708da0SAkshay Bhat 	enable_ipu_clock();
457f9162b15SAkshay Bhat 
458de708da0SAkshay Bhat 	writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
459de708da0SAkshay Bhat 	       IOMUXC_GPR2_DI1_VS_POLARITY_ACTIVE_LOW |
460de708da0SAkshay Bhat 	       IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
461de708da0SAkshay Bhat 	       IOMUXC_GPR2_BIT_MAPPING_CH1_SPWG |
462de708da0SAkshay Bhat 	       IOMUXC_GPR2_DATA_WIDTH_CH1_24BIT |
463de708da0SAkshay Bhat 	       IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
464de708da0SAkshay Bhat 	       IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
465de708da0SAkshay Bhat 	       IOMUXC_GPR2_SPLIT_MODE_EN_MASK |
466de708da0SAkshay Bhat 	       IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0 |
467de708da0SAkshay Bhat 	       IOMUXC_GPR2_LVDS_CH1_MODE_ENABLED_DI0,
468de708da0SAkshay Bhat 	       &iomux->gpr[2]);
469f9162b15SAkshay Bhat 
470de708da0SAkshay Bhat 	clrbits_le32(&iomux->gpr[3],
471de708da0SAkshay Bhat 		     IOMUXC_GPR3_LVDS0_MUX_CTL_MASK |
472f9162b15SAkshay Bhat 		     IOMUXC_GPR3_LVDS1_MUX_CTL_MASK |
473de708da0SAkshay Bhat 		     IOMUXC_GPR3_HDMI_MUX_CTL_MASK);
474de708da0SAkshay Bhat }
475de708da0SAkshay Bhat 
setup_display_bx50v3(void)476de708da0SAkshay Bhat static void setup_display_bx50v3(void)
477de708da0SAkshay Bhat {
478de708da0SAkshay Bhat 	struct mxc_ccm_reg *mxc_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
479de708da0SAkshay Bhat 	struct iomuxc *iomux = (struct iomuxc *)IOMUXC_BASE_ADDR;
480de708da0SAkshay Bhat 
4818d293f49SAkshay Bhat 	/* When a reset/reboot is performed the display power needs to be turned
4828d293f49SAkshay Bhat 	 * off for atleast 500ms. The boot time is ~300ms, we need to wait for
4838d293f49SAkshay Bhat 	 * an additional 200ms here. Unfortunately we use external PMIC for
4848d293f49SAkshay Bhat 	 * doing the reset, so can not differentiate between POR vs soft reset
4858d293f49SAkshay Bhat 	 */
4868d293f49SAkshay Bhat 	mdelay(200);
4878d293f49SAkshay Bhat 
488de708da0SAkshay Bhat 	/* IPU1 DI0 clock is 480/7 = 68.5 MHz */
489de708da0SAkshay Bhat 	setbits_le32(&mxc_ccm->cscmr2, MXC_CCM_CSCMR2_LDB_DI0_IPU_DIV);
490de708da0SAkshay Bhat 
491de708da0SAkshay Bhat 	/* Set LDB_DI0 as clock source for IPU_DI0 */
492de708da0SAkshay Bhat 	clrsetbits_le32(&mxc_ccm->chsccdr,
493de708da0SAkshay Bhat 			MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_MASK,
494de708da0SAkshay Bhat 			(CHSCCDR_CLK_SEL_LDB_DI0 <<
495de708da0SAkshay Bhat 			MXC_CCM_CHSCCDR_IPU1_DI0_CLK_SEL_OFFSET));
496de708da0SAkshay Bhat 
497de708da0SAkshay Bhat 	/* Turn on IPU LDB DI0 clocks */
498de708da0SAkshay Bhat 	setbits_le32(&mxc_ccm->CCGR3, MXC_CCM_CCGR3_LDB_DI0_MASK);
499de708da0SAkshay Bhat 
500de708da0SAkshay Bhat 	enable_ipu_clock();
501de708da0SAkshay Bhat 
502de708da0SAkshay Bhat 	writel(IOMUXC_GPR2_BGREF_RRMODE_EXTERNAL_RES |
503de708da0SAkshay Bhat 	       IOMUXC_GPR2_DI0_VS_POLARITY_ACTIVE_LOW |
504de708da0SAkshay Bhat 	       IOMUXC_GPR2_BIT_MAPPING_CH0_SPWG |
505de708da0SAkshay Bhat 	       IOMUXC_GPR2_DATA_WIDTH_CH0_24BIT |
506de708da0SAkshay Bhat 	       IOMUXC_GPR2_LVDS_CH0_MODE_ENABLED_DI0,
507de708da0SAkshay Bhat 	       &iomux->gpr[2]);
508de708da0SAkshay Bhat 
509de708da0SAkshay Bhat 	clrsetbits_le32(&iomux->gpr[3],
510de708da0SAkshay Bhat 			IOMUXC_GPR3_LVDS0_MUX_CTL_MASK,
511de708da0SAkshay Bhat 		       (IOMUXC_GPR3_MUX_SRC_IPU1_DI0 <<
512de708da0SAkshay Bhat 			IOMUXC_GPR3_LVDS0_MUX_CTL_OFFSET));
513f9162b15SAkshay Bhat 
514f9162b15SAkshay Bhat 	/* backlights off until needed */
515f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(backlight_pads,
516f9162b15SAkshay Bhat 					 ARRAY_SIZE(backlight_pads));
517f9162b15SAkshay Bhat 	gpio_direction_input(LVDS_POWER_GP);
518f9162b15SAkshay Bhat 	gpio_direction_input(LVDS_BACKLIGHT_GP);
519f9162b15SAkshay Bhat }
520f9162b15SAkshay Bhat #endif /* CONFIG_VIDEO_IPUV3 */
521f9162b15SAkshay Bhat 
522f9162b15SAkshay Bhat /*
523f9162b15SAkshay Bhat  * Do not overwrite the console
524f9162b15SAkshay Bhat  * Use always serial for U-Boot console
525f9162b15SAkshay Bhat  */
overwrite_console(void)526f9162b15SAkshay Bhat int overwrite_console(void)
527f9162b15SAkshay Bhat {
528f9162b15SAkshay Bhat 	return 1;
529f9162b15SAkshay Bhat }
530f9162b15SAkshay Bhat 
board_eth_init(bd_t * bis)531f9162b15SAkshay Bhat int board_eth_init(bd_t *bis)
532f9162b15SAkshay Bhat {
533f9162b15SAkshay Bhat 	setup_iomux_enet();
534f9162b15SAkshay Bhat 	setup_pcie();
535f9162b15SAkshay Bhat 
536f9162b15SAkshay Bhat 	return cpu_eth_init(bis);
537f9162b15SAkshay Bhat }
538f9162b15SAkshay Bhat 
539f9162b15SAkshay Bhat static iomux_v3_cfg_t const misc_pads[] = {
540f9162b15SAkshay Bhat 	MX6_PAD_KEY_ROW2__GPIO4_IO11	| MUX_PAD_CTRL(NO_PAD_CTRL),
5417d0b8cfeSJustin Waters 	MX6_PAD_EIM_A25__GPIO5_IO02	| MUX_PAD_CTRL(NC_PAD_CTRL),
5427d0b8cfeSJustin Waters 	MX6_PAD_EIM_CS0__GPIO2_IO23	| MUX_PAD_CTRL(NC_PAD_CTRL),
5437d0b8cfeSJustin Waters 	MX6_PAD_EIM_CS1__GPIO2_IO24	| MUX_PAD_CTRL(NC_PAD_CTRL),
5447d0b8cfeSJustin Waters 	MX6_PAD_EIM_OE__GPIO2_IO25	| MUX_PAD_CTRL(NC_PAD_CTRL),
5457d0b8cfeSJustin Waters 	MX6_PAD_EIM_BCLK__GPIO6_IO31	| MUX_PAD_CTRL(NC_PAD_CTRL),
5467d0b8cfeSJustin Waters 	MX6_PAD_GPIO_1__GPIO1_IO01	| MUX_PAD_CTRL(NC_PAD_CTRL),
547f9162b15SAkshay Bhat };
548f9162b15SAkshay Bhat #define SUS_S3_OUT	IMX_GPIO_NR(4, 11)
549f9162b15SAkshay Bhat #define WIFI_EN	IMX_GPIO_NR(6, 14)
550f9162b15SAkshay Bhat 
board_early_init_f(void)551f9162b15SAkshay Bhat int board_early_init_f(void)
552f9162b15SAkshay Bhat {
553f9162b15SAkshay Bhat 	imx_iomux_v3_setup_multiple_pads(misc_pads,
554f9162b15SAkshay Bhat 					 ARRAY_SIZE(misc_pads));
555f9162b15SAkshay Bhat 
556f9162b15SAkshay Bhat 	setup_iomux_uart();
557f9162b15SAkshay Bhat 
558494d43ecSAkshay Bhat #if defined(CONFIG_VIDEO_IPUV3)
559494d43ecSAkshay Bhat 	if (IS_ENABLED(CONFIG_TARGET_GE_B850V3))
560494d43ecSAkshay Bhat 		/* Set LDB clock to Video PLL */
561494d43ecSAkshay Bhat 		select_ldb_di_clock_source(MXC_PLL5_CLK);
562494d43ecSAkshay Bhat 	else
563494d43ecSAkshay Bhat 		/* Set LDB clock to USB PLL */
564494d43ecSAkshay Bhat 		select_ldb_di_clock_source(MXC_PLL3_SW_CLK);
565494d43ecSAkshay Bhat #endif
566f9162b15SAkshay Bhat 	return 0;
567f9162b15SAkshay Bhat }
568f9162b15SAkshay Bhat 
board_init(void)569f9162b15SAkshay Bhat int board_init(void)
570f9162b15SAkshay Bhat {
571f9162b15SAkshay Bhat 	gpio_direction_output(SUS_S3_OUT, 1);
572f9162b15SAkshay Bhat 	gpio_direction_output(WIFI_EN, 1);
573f9162b15SAkshay Bhat #if defined(CONFIG_VIDEO_IPUV3)
574de708da0SAkshay Bhat 	if (IS_ENABLED(CONFIG_TARGET_GE_B850V3))
575de708da0SAkshay Bhat 		setup_display_b850v3();
576de708da0SAkshay Bhat 	else
577de708da0SAkshay Bhat 		setup_display_bx50v3();
578f9162b15SAkshay Bhat #endif
579f9162b15SAkshay Bhat 	/* address of boot parameters */
580f9162b15SAkshay Bhat 	gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
581f9162b15SAkshay Bhat 
582f9162b15SAkshay Bhat #ifdef CONFIG_MXC_SPI
583f9162b15SAkshay Bhat 	setup_spi();
584f9162b15SAkshay Bhat #endif
585f9162b15SAkshay Bhat 	setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
586f9162b15SAkshay Bhat 	setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
587f9162b15SAkshay Bhat 	setup_i2c(3, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info3);
588f9162b15SAkshay Bhat 
589f9162b15SAkshay Bhat 	return 0;
590f9162b15SAkshay Bhat }
591f9162b15SAkshay Bhat 
592f9162b15SAkshay Bhat #ifdef CONFIG_CMD_BMODE
593f9162b15SAkshay Bhat static const struct boot_mode board_boot_modes[] = {
594f9162b15SAkshay Bhat 	/* 4 bit bus width */
595f9162b15SAkshay Bhat 	{"sd2",	 MAKE_CFGVAL(0x40, 0x28, 0x00, 0x00)},
596f9162b15SAkshay Bhat 	{"sd3",	 MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
597f9162b15SAkshay Bhat 	{NULL,	 0},
598f9162b15SAkshay Bhat };
599f9162b15SAkshay Bhat #endif
600f9162b15SAkshay Bhat 
pmic_init(void)60122d358daSKen Lin void pmic_init(void)
60222d358daSKen Lin {
60322d358daSKen Lin #define I2C_PMIC                0x2
60422d358daSKen Lin #define DA9063_I2C_ADDR         0x58
60522d358daSKen Lin #define DA9063_REG_BCORE2_CFG   0x9D
60622d358daSKen Lin #define DA9063_REG_BCORE1_CFG   0x9E
60722d358daSKen Lin #define DA9063_REG_BPRO_CFG     0x9F
60822d358daSKen Lin #define DA9063_REG_BIO_CFG      0xA0
60922d358daSKen Lin #define DA9063_REG_BMEM_CFG     0xA1
61022d358daSKen Lin #define DA9063_REG_BPERI_CFG    0xA2
61122d358daSKen Lin #define DA9063_BUCK_MODE_MASK   0xC0
61222d358daSKen Lin #define DA9063_BUCK_MODE_MANUAL 0x00
61322d358daSKen Lin #define DA9063_BUCK_MODE_SLEEP  0x40
61422d358daSKen Lin #define DA9063_BUCK_MODE_SYNC   0x80
61522d358daSKen Lin #define DA9063_BUCK_MODE_AUTO   0xC0
61622d358daSKen Lin 
61722d358daSKen Lin 	uchar val;
61822d358daSKen Lin 
61922d358daSKen Lin 	i2c_set_bus_num(I2C_PMIC);
62022d358daSKen Lin 
62122d358daSKen Lin 	i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
62222d358daSKen Lin 	val &= ~DA9063_BUCK_MODE_MASK;
62322d358daSKen Lin 	val |= DA9063_BUCK_MODE_SYNC;
62422d358daSKen Lin 	i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE2_CFG, 1, &val, 1);
62522d358daSKen Lin 
62622d358daSKen Lin 	i2c_read(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
62722d358daSKen Lin 	val &= ~DA9063_BUCK_MODE_MASK;
62822d358daSKen Lin 	val |= DA9063_BUCK_MODE_SYNC;
62922d358daSKen Lin 	i2c_write(DA9063_I2C_ADDR, DA9063_REG_BCORE1_CFG, 1, &val, 1);
63022d358daSKen Lin 
63122d358daSKen Lin 	i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
63222d358daSKen Lin 	val &= ~DA9063_BUCK_MODE_MASK;
63322d358daSKen Lin 	val |= DA9063_BUCK_MODE_SYNC;
63422d358daSKen Lin 	i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPRO_CFG, 1, &val, 1);
63522d358daSKen Lin 
63622d358daSKen Lin 	i2c_read(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
63722d358daSKen Lin 	val &= ~DA9063_BUCK_MODE_MASK;
63822d358daSKen Lin 	val |= DA9063_BUCK_MODE_SYNC;
63922d358daSKen Lin 	i2c_write(DA9063_I2C_ADDR, DA9063_REG_BIO_CFG, 1, &val, 1);
64022d358daSKen Lin 
64122d358daSKen Lin 	i2c_read(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
64222d358daSKen Lin 	val &= ~DA9063_BUCK_MODE_MASK;
64322d358daSKen Lin 	val |= DA9063_BUCK_MODE_SYNC;
64422d358daSKen Lin 	i2c_write(DA9063_I2C_ADDR, DA9063_REG_BMEM_CFG, 1, &val, 1);
64522d358daSKen Lin 
64622d358daSKen Lin 	i2c_read(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
64722d358daSKen Lin 	val &= ~DA9063_BUCK_MODE_MASK;
64822d358daSKen Lin 	val |= DA9063_BUCK_MODE_SYNC;
64922d358daSKen Lin 	i2c_write(DA9063_I2C_ADDR, DA9063_REG_BPERI_CFG, 1, &val, 1);
65022d358daSKen Lin }
65122d358daSKen Lin 
board_late_init(void)652f9162b15SAkshay Bhat int board_late_init(void)
653f9162b15SAkshay Bhat {
654f9162b15SAkshay Bhat #ifdef CONFIG_CMD_BMODE
655f9162b15SAkshay Bhat 	add_board_boot_modes(board_boot_modes);
656f9162b15SAkshay Bhat #endif
6570c344e6eSAndrew Shadura 
6580c344e6eSAndrew Shadura #ifdef CONFIG_VIDEO_IPUV3
659f9162b15SAkshay Bhat 	/* We need at least 200ms between power on and backlight on
660f9162b15SAkshay Bhat 	 * as per specifications from CHI MEI */
661f9162b15SAkshay Bhat 	mdelay(250);
662f9162b15SAkshay Bhat 
66354971ac6SAkshay Bhat 	/* enable backlight PWM 1 */
66454971ac6SAkshay Bhat 	pwm_init(0, 0, 0);
66554971ac6SAkshay Bhat 
66654971ac6SAkshay Bhat 	/* duty cycle 5000000ns, period: 5000000ns */
66754971ac6SAkshay Bhat 	pwm_config(0, 5000000, 5000000);
66854971ac6SAkshay Bhat 
669f9162b15SAkshay Bhat 	/* Backlight Power */
670f9162b15SAkshay Bhat 	gpio_direction_output(LVDS_BACKLIGHT_GP, 1);
671f9162b15SAkshay Bhat 
67254971ac6SAkshay Bhat 	pwm_enable(0);
6730c344e6eSAndrew Shadura #endif
67454971ac6SAkshay Bhat 
67522d358daSKen Lin 	/* board specific pmic init */
67622d358daSKen Lin 	pmic_init();
67722d358daSKen Lin 
678f9162b15SAkshay Bhat 	return 0;
679f9162b15SAkshay Bhat }
680f9162b15SAkshay Bhat 
checkboard(void)681f9162b15SAkshay Bhat int checkboard(void)
682f9162b15SAkshay Bhat {
683f9162b15SAkshay Bhat 	printf("BOARD: %s\n", CONFIG_BOARD_NAME);
684f9162b15SAkshay Bhat 	return 0;
685f9162b15SAkshay Bhat }
686