xref: /rk3399_rockchip-uboot/board/gdsys/p1022/controlcenterd.c (revision 0e00a84cdedf7a1949486746225b35984b351eca)
1b9944a77SDirk Eibach /*
2b9944a77SDirk Eibach  * (C) Copyright 2013
3b9944a77SDirk Eibach  * Dirk Eibach,  Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
4b9944a77SDirk Eibach  *
5b9944a77SDirk Eibach  * See file CREDITS for list of people who contributed to this
6b9944a77SDirk Eibach  * project.
7b9944a77SDirk Eibach  *
8b9944a77SDirk Eibach  * This program is free software; you can redistribute it and/or
9b9944a77SDirk Eibach  * modify it under the terms of the GNU General Public License as
10b9944a77SDirk Eibach  * published by the Free Software Foundation; either version 2 of
11b9944a77SDirk Eibach  * the License, or (at your option) any later version.
12b9944a77SDirk Eibach  *
13b9944a77SDirk Eibach  * This program is distributed in the hope that it will be useful,
14b9944a77SDirk Eibach  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15b9944a77SDirk Eibach  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16b9944a77SDirk Eibach  * GNU General Public License for more details.
17b9944a77SDirk Eibach  *
18b9944a77SDirk Eibach  * You should have received a copy of the GNU General Public License
19b9944a77SDirk Eibach  * along with this program; if not, write to the Free Software
20b9944a77SDirk Eibach  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21b9944a77SDirk Eibach  * MA 02111-1307 USA
22b9944a77SDirk Eibach  */
23b9944a77SDirk Eibach 
24b9944a77SDirk Eibach #include <common.h>
25b9944a77SDirk Eibach #include <command.h>
26b9944a77SDirk Eibach #include <pci.h>
27b9944a77SDirk Eibach #include <asm/processor.h>
28b9944a77SDirk Eibach #include <asm/mmu.h>
29b9944a77SDirk Eibach #include <asm/cache.h>
30b9944a77SDirk Eibach #include <asm/immap_85xx.h>
31b9944a77SDirk Eibach #include <asm/fsl_pci.h>
325614e71bSYork Sun #include <fsl_ddr_sdram.h>
33b9944a77SDirk Eibach #include <asm/fsl_serdes.h>
34b9944a77SDirk Eibach #include <asm/io.h>
35*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
36b9944a77SDirk Eibach #include <fdt_support.h>
37b9944a77SDirk Eibach #include <fsl_mdio.h>
38b9944a77SDirk Eibach #include <tsec.h>
39b9944a77SDirk Eibach #include <asm/fsl_law.h>
40b9944a77SDirk Eibach #include <netdev.h>
41b9944a77SDirk Eibach #include <i2c.h>
42b9944a77SDirk Eibach #include <pca9698.h>
43b9944a77SDirk Eibach #include <watchdog.h>
44b9944a77SDirk Eibach #include "../common/dp501.h"
45b9944a77SDirk Eibach #include "controlcenterd-id.h"
46b9944a77SDirk Eibach 
47b9944a77SDirk Eibach DECLARE_GLOBAL_DATA_PTR;
48b9944a77SDirk Eibach 
49b9944a77SDirk Eibach enum {
50b9944a77SDirk Eibach 	HWVER_100 = 0,
51b9944a77SDirk Eibach 	HWVER_110 = 1,
52b9944a77SDirk Eibach 	HWVER_120 = 2,
53b9944a77SDirk Eibach };
54b9944a77SDirk Eibach 
55b9944a77SDirk Eibach struct ihs_fpga {
56b9944a77SDirk Eibach 	u32 reflection_low;	/* 0x0000 */
57b9944a77SDirk Eibach 	u32 versions;		/* 0x0004 */
58b9944a77SDirk Eibach 	u32 fpga_version;	/* 0x0008 */
59b9944a77SDirk Eibach 	u32 fpga_features;	/* 0x000c */
601c7639aeSDirk Eibach 	u32 reserved[4];	/* 0x0010 */
611c7639aeSDirk Eibach 	u32 control;		/* 0x0020 */
62b9944a77SDirk Eibach };
63b9944a77SDirk Eibach 
64b9944a77SDirk Eibach #ifndef CONFIG_TRAILBLAZER
65b9944a77SDirk Eibach static struct pci_device_id hydra_supported[] = {
66b9944a77SDirk Eibach 	{ 0x6d5e, 0xcdc0 },
67b9944a77SDirk Eibach 	{}
68b9944a77SDirk Eibach };
69b9944a77SDirk Eibach 
70b9944a77SDirk Eibach static void hydra_initialize(void);
71b9944a77SDirk Eibach #endif
72b9944a77SDirk Eibach 
board_early_init_f(void)73b9944a77SDirk Eibach int board_early_init_f(void)
74b9944a77SDirk Eibach {
75b9944a77SDirk Eibach 	ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
76b9944a77SDirk Eibach 	ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO3_ADDR);
77b9944a77SDirk Eibach 
78b9944a77SDirk Eibach 	/* Reset eLBC_DIU and SPI_eLBC in case we are booting from SD */
79b9944a77SDirk Eibach 	clrsetbits_be32(&gur->pmuxcr, 0x00600000, 0x80000000);
80b9944a77SDirk Eibach 
81b9944a77SDirk Eibach 	/* Set pmuxcr to allow both i2c1 and i2c2 */
82b9944a77SDirk Eibach 	setbits_be32(&gur->pmuxcr, 0x00001000);
83b9944a77SDirk Eibach 
84b9944a77SDirk Eibach 	/* Set pmuxcr to enable GPIO 3_11-3_13 */
85b9944a77SDirk Eibach 	setbits_be32(&gur->pmuxcr, 0x00000010);
86b9944a77SDirk Eibach 
87b9944a77SDirk Eibach 	/* Set pmuxcr to enable GPIO 2_31,3_9+10 */
88b9944a77SDirk Eibach 	setbits_be32(&gur->pmuxcr, 0x00000020);
89b9944a77SDirk Eibach 
90b9944a77SDirk Eibach 	/* Set pmuxcr to enable GPIO 2_28-2_30 */
91b9944a77SDirk Eibach 	setbits_be32(&gur->pmuxcr, 0x000000c0);
92b9944a77SDirk Eibach 
93b9944a77SDirk Eibach 	/* Set pmuxcr to enable GPIO 3_20-3_22 */
94b9944a77SDirk Eibach 	setbits_be32(&gur->pmuxcr2, 0x03000000);
95b9944a77SDirk Eibach 
96b9944a77SDirk Eibach 	/* Set pmuxcr to enable IRQ0-2 */
97b9944a77SDirk Eibach 	clrbits_be32(&gur->pmuxcr, 0x00000300);
98b9944a77SDirk Eibach 
99b9944a77SDirk Eibach 	/* Set pmuxcr to disable IRQ3-11 */
100b9944a77SDirk Eibach 	setbits_be32(&gur->pmuxcr, 0x000000F0);
101b9944a77SDirk Eibach 
102b9944a77SDirk Eibach 	/* Read back the register to synchronize the write. */
103b9944a77SDirk Eibach 	in_be32(&gur->pmuxcr);
104b9944a77SDirk Eibach 
105b9944a77SDirk Eibach 	/* Set the pin muxing to enable ETSEC2. */
106b9944a77SDirk Eibach 	clrbits_be32(&gur->pmuxcr2, 0x001F8000);
107b9944a77SDirk Eibach 
108b9944a77SDirk Eibach #ifdef CONFIG_TRAILBLAZER
109b9944a77SDirk Eibach 	/*
110b9944a77SDirk Eibach 	 * GPIO3_10 SPERRTRIGGER
111b9944a77SDirk Eibach 	 */
112b9944a77SDirk Eibach 	setbits_be32(&pgpio->gpdir, 0x00200000);
113b9944a77SDirk Eibach 	clrbits_be32(&pgpio->gpdat, 0x00200000);
114b9944a77SDirk Eibach 	udelay(100);
115b9944a77SDirk Eibach 	setbits_be32(&pgpio->gpdat, 0x00200000);
116b9944a77SDirk Eibach 	udelay(100);
117b9944a77SDirk Eibach 	clrbits_be32(&pgpio->gpdat, 0x00200000);
118b9944a77SDirk Eibach #endif
119b9944a77SDirk Eibach 
120b9944a77SDirk Eibach 	/*
121b9944a77SDirk Eibach 	 * GPIO3_11 CPU-TO-FPGA-RESET#
122b9944a77SDirk Eibach 	 */
123b9944a77SDirk Eibach 	setbits_be32(&pgpio->gpdir, 0x00100000);
124b9944a77SDirk Eibach 	clrbits_be32(&pgpio->gpdat, 0x00100000);
125b9944a77SDirk Eibach 
126b9944a77SDirk Eibach 	/*
127b9944a77SDirk Eibach 	 * GPIO3_21 CPU-STATUS-WATCHDOG-TRIGGER#
128b9944a77SDirk Eibach 	 */
129b9944a77SDirk Eibach 	setbits_be32(&pgpio->gpdir, 0x00000400);
130b9944a77SDirk Eibach 
131b9944a77SDirk Eibach 	return 0;
132b9944a77SDirk Eibach }
133b9944a77SDirk Eibach 
checkboard(void)134b9944a77SDirk Eibach int checkboard(void)
135b9944a77SDirk Eibach {
136b9944a77SDirk Eibach 	printf("Board: ControlCenter DIGITAL\n");
137b9944a77SDirk Eibach 
138b9944a77SDirk Eibach 	return 0;
139b9944a77SDirk Eibach }
140b9944a77SDirk Eibach 
misc_init_r(void)141b9944a77SDirk Eibach int misc_init_r(void)
142b9944a77SDirk Eibach {
143b9944a77SDirk Eibach 	return 0;
144b9944a77SDirk Eibach }
145b9944a77SDirk Eibach 
146b9944a77SDirk Eibach /*
147b9944a77SDirk Eibach  * A list of PCI and SATA slots
148b9944a77SDirk Eibach  */
149b9944a77SDirk Eibach enum slot_id {
150b9944a77SDirk Eibach 	SLOT_PCIE1 = 1,
151b9944a77SDirk Eibach 	SLOT_PCIE2,
152b9944a77SDirk Eibach 	SLOT_PCIE3,
153b9944a77SDirk Eibach 	SLOT_PCIE4,
154b9944a77SDirk Eibach 	SLOT_PCIE5,
155b9944a77SDirk Eibach 	SLOT_SATA1,
156b9944a77SDirk Eibach 	SLOT_SATA2
157b9944a77SDirk Eibach };
158b9944a77SDirk Eibach 
159b9944a77SDirk Eibach /*
160b9944a77SDirk Eibach  * This array maps the slot identifiers to their names on the P1022DS board.
161b9944a77SDirk Eibach  */
162b9944a77SDirk Eibach static const char * const slot_names[] = {
163b9944a77SDirk Eibach 	[SLOT_PCIE1] = "Slot 1",
164b9944a77SDirk Eibach 	[SLOT_PCIE2] = "Slot 2",
165b9944a77SDirk Eibach 	[SLOT_PCIE3] = "Slot 3",
166b9944a77SDirk Eibach 	[SLOT_PCIE4] = "Slot 4",
167b9944a77SDirk Eibach 	[SLOT_PCIE5] = "Mini-PCIe",
168b9944a77SDirk Eibach 	[SLOT_SATA1] = "SATA 1",
169b9944a77SDirk Eibach 	[SLOT_SATA2] = "SATA 2",
170b9944a77SDirk Eibach };
171b9944a77SDirk Eibach 
172b9944a77SDirk Eibach /*
173b9944a77SDirk Eibach  * This array maps a given SERDES configuration and SERDES device to the PCI or
174b9944a77SDirk Eibach  * SATA slot that it connects to.  This mapping is hard-coded in the FPGA.
175b9944a77SDirk Eibach  */
176b9944a77SDirk Eibach static u8 serdes_dev_slot[][SATA2 + 1] = {
177b9944a77SDirk Eibach 	[0x01] = { [PCIE3] = SLOT_PCIE4, [PCIE2] = SLOT_PCIE5 },
178b9944a77SDirk Eibach 	[0x02] = { [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
179b9944a77SDirk Eibach 	[0x09] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE4,
180b9944a77SDirk Eibach 		   [PCIE2] = SLOT_PCIE5 },
181b9944a77SDirk Eibach 	[0x16] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE2,
182b9944a77SDirk Eibach 		   [PCIE2] = SLOT_PCIE3,
183b9944a77SDirk Eibach 		   [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
184b9944a77SDirk Eibach 	[0x17] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE2,
185b9944a77SDirk Eibach 		   [PCIE2] = SLOT_PCIE3 },
186b9944a77SDirk Eibach 	[0x1a] = { [PCIE1] = SLOT_PCIE1, [PCIE2] = SLOT_PCIE3,
187b9944a77SDirk Eibach 		   [PCIE2] = SLOT_PCIE3,
188b9944a77SDirk Eibach 		   [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
189b9944a77SDirk Eibach 	[0x1c] = { [PCIE1] = SLOT_PCIE1,
190b9944a77SDirk Eibach 		   [SATA1] = SLOT_SATA1, [SATA2] = SLOT_SATA2 },
191b9944a77SDirk Eibach 	[0x1e] = { [PCIE1] = SLOT_PCIE1, [PCIE3] = SLOT_PCIE3 },
192b9944a77SDirk Eibach 	[0x1f] = { [PCIE1] = SLOT_PCIE1 },
193b9944a77SDirk Eibach };
194b9944a77SDirk Eibach 
195b9944a77SDirk Eibach 
196b9944a77SDirk Eibach /*
197b9944a77SDirk Eibach  * Returns the name of the slot to which the PCIe or SATA controller is
198b9944a77SDirk Eibach  * connected
199b9944a77SDirk Eibach  */
board_serdes_name(enum srds_prtcl device)200b9944a77SDirk Eibach const char *board_serdes_name(enum srds_prtcl device)
201b9944a77SDirk Eibach {
202b9944a77SDirk Eibach 	ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
203b9944a77SDirk Eibach 	u32 pordevsr = in_be32(&gur->pordevsr);
204b9944a77SDirk Eibach 	unsigned int srds_cfg = (pordevsr & MPC85xx_PORDEVSR_IO_SEL) >>
205b9944a77SDirk Eibach 				MPC85xx_PORDEVSR_IO_SEL_SHIFT;
206b9944a77SDirk Eibach 	enum slot_id slot = serdes_dev_slot[srds_cfg][device];
207b9944a77SDirk Eibach 	const char *name = slot_names[slot];
208b9944a77SDirk Eibach 
209b9944a77SDirk Eibach 	if (name)
210b9944a77SDirk Eibach 		return name;
211b9944a77SDirk Eibach 	else
212b9944a77SDirk Eibach 		return "Nothing";
213b9944a77SDirk Eibach }
214b9944a77SDirk Eibach 
hw_watchdog_reset(void)215b9944a77SDirk Eibach void hw_watchdog_reset(void)
216b9944a77SDirk Eibach {
217b9944a77SDirk Eibach 	ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO3_ADDR);
218b9944a77SDirk Eibach 
219b9944a77SDirk Eibach 	clrbits_be32(&pgpio->gpdat, 0x00000400);
220b9944a77SDirk Eibach 	setbits_be32(&pgpio->gpdat, 0x00000400);
221b9944a77SDirk Eibach }
222b9944a77SDirk Eibach 
223b9944a77SDirk Eibach #ifdef CONFIG_TRAILBLAZER
do_bootd(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])224b9944a77SDirk Eibach int do_bootd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
225b9944a77SDirk Eibach {
22600caae6dSSimon Glass 	return run_command(env_get("bootcmd"), flag);
227b9944a77SDirk Eibach }
228b9944a77SDirk Eibach 
board_early_init_r(void)229b9944a77SDirk Eibach int board_early_init_r(void)
230b9944a77SDirk Eibach {
231b9944a77SDirk Eibach 	ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO3_ADDR);
232b9944a77SDirk Eibach 
233b9944a77SDirk Eibach 	/*
234b9944a77SDirk Eibach 	 * GPIO3_12 PPC_SYSTEMREADY#
235b9944a77SDirk Eibach 	 */
236b9944a77SDirk Eibach 	setbits_be32(&pgpio->gpdir, 0x00080000);
237b9944a77SDirk Eibach 	setbits_be32(&pgpio->gpodr, 0x00080000);
238b9944a77SDirk Eibach 	clrbits_be32(&pgpio->gpdat, 0x00080000);
239b9944a77SDirk Eibach 
240b9944a77SDirk Eibach 	return ccdm_compute_self_hash();
241b9944a77SDirk Eibach }
242b9944a77SDirk Eibach 
last_stage_init(void)243b9944a77SDirk Eibach int last_stage_init(void)
244b9944a77SDirk Eibach {
245b9944a77SDirk Eibach 	startup_ccdm_id_module();
246b9944a77SDirk Eibach 	return 0;
247b9944a77SDirk Eibach }
248b9944a77SDirk Eibach 
249b9944a77SDirk Eibach #else
pci_init_board(void)250b9944a77SDirk Eibach void pci_init_board(void)
251b9944a77SDirk Eibach {
252b9944a77SDirk Eibach 	fsl_pcie_init_board(0);
253b9944a77SDirk Eibach 
254b9944a77SDirk Eibach 	hydra_initialize();
255b9944a77SDirk Eibach }
256b9944a77SDirk Eibach 
board_early_init_r(void)257b9944a77SDirk Eibach int board_early_init_r(void)
258b9944a77SDirk Eibach {
259b9944a77SDirk Eibach 	unsigned int k = 0;
260b9944a77SDirk Eibach 	ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO3_ADDR);
261b9944a77SDirk Eibach 
262b9944a77SDirk Eibach 	/* wait for FPGA configuration to finish */
263b9944a77SDirk Eibach 	while (!pca9698_get_value(0x22, 11) && (k++ < 30))
264b9944a77SDirk Eibach 		udelay(100000);
265b9944a77SDirk Eibach 
266b9944a77SDirk Eibach 	if (k > 30) {
267b9944a77SDirk Eibach 		puts("FPGA configuration timed out.\n");
268b9944a77SDirk Eibach 	} else {
269b9944a77SDirk Eibach 		/* clear FPGA reset */
270b9944a77SDirk Eibach 		udelay(1000);
271b9944a77SDirk Eibach 		setbits_be32(&pgpio->gpdat, 0x00100000);
272b9944a77SDirk Eibach 	}
273b9944a77SDirk Eibach 
274b9944a77SDirk Eibach 	/* give time for PCIe link training */
275b9944a77SDirk Eibach 	udelay(100000);
276b9944a77SDirk Eibach 
277b9944a77SDirk Eibach 	/*
278b9944a77SDirk Eibach 	 * GPIO3_12 PPC_SYSTEMREADY#
279b9944a77SDirk Eibach 	 */
280b9944a77SDirk Eibach 	setbits_be32(&pgpio->gpdir, 0x00080000);
281b9944a77SDirk Eibach 	setbits_be32(&pgpio->gpodr, 0x00080000);
282b9944a77SDirk Eibach 	clrbits_be32(&pgpio->gpdat, 0x00080000);
283b9944a77SDirk Eibach 
284b9944a77SDirk Eibach 	return 0;
285b9944a77SDirk Eibach }
286b9944a77SDirk Eibach 
last_stage_init(void)287b9944a77SDirk Eibach int last_stage_init(void)
288b9944a77SDirk Eibach {
289b9944a77SDirk Eibach 	/* Turn on Parade DP501 */
290b9944a77SDirk Eibach 	pca9698_direction_output(0x22, 7, 1);
291b9944a77SDirk Eibach 	udelay(500000);
292b9944a77SDirk Eibach 
293b9944a77SDirk Eibach 	dp501_powerup(0x08);
294b9944a77SDirk Eibach 
295b9944a77SDirk Eibach 	startup_ccdm_id_module();
296b9944a77SDirk Eibach 
297b9944a77SDirk Eibach 	return 0;
298b9944a77SDirk Eibach }
299b9944a77SDirk Eibach 
300b9944a77SDirk Eibach /*
301b9944a77SDirk Eibach  * Initialize on-board and/or PCI Ethernet devices
302b9944a77SDirk Eibach  *
303b9944a77SDirk Eibach  * Returns:
304b9944a77SDirk Eibach  *      <0, error
305b9944a77SDirk Eibach  *       0, no ethernet devices found
306b9944a77SDirk Eibach  *      >0, number of ethernet devices initialized
307b9944a77SDirk Eibach  */
board_eth_init(bd_t * bis)308b9944a77SDirk Eibach int board_eth_init(bd_t *bis)
309b9944a77SDirk Eibach {
310b9944a77SDirk Eibach 	struct fsl_pq_mdio_info mdio_info;
311b9944a77SDirk Eibach 	struct tsec_info_struct tsec_info[2];
312b9944a77SDirk Eibach 	unsigned int num = 0;
313b9944a77SDirk Eibach 
314b9944a77SDirk Eibach #ifdef CONFIG_TSEC1
315b9944a77SDirk Eibach 	SET_STD_TSEC_INFO(tsec_info[num], 1);
316b9944a77SDirk Eibach 	num++;
317b9944a77SDirk Eibach #endif
318b9944a77SDirk Eibach #ifdef CONFIG_TSEC2
319b9944a77SDirk Eibach 	SET_STD_TSEC_INFO(tsec_info[num], 2);
320b9944a77SDirk Eibach 	num++;
321b9944a77SDirk Eibach #endif
322b9944a77SDirk Eibach 
323b9944a77SDirk Eibach 	mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
324b9944a77SDirk Eibach 	mdio_info.name = DEFAULT_MII_NAME;
325b9944a77SDirk Eibach 	fsl_pq_mdio_init(bis, &mdio_info);
326b9944a77SDirk Eibach 
327b9944a77SDirk Eibach 	return tsec_eth_init(bis, tsec_info, num) + pci_eth_init(bis);
328b9944a77SDirk Eibach }
329b9944a77SDirk Eibach 
330b9944a77SDirk Eibach #ifdef CONFIG_OF_BOARD_SETUP
ft_board_setup(void * blob,bd_t * bd)331e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
332b9944a77SDirk Eibach {
333b9944a77SDirk Eibach 	phys_addr_t base;
334b9944a77SDirk Eibach 	phys_size_t size;
335b9944a77SDirk Eibach 
336b9944a77SDirk Eibach 	ft_cpu_setup(blob, bd);
337b9944a77SDirk Eibach 
338723806ccSSimon Glass 	base = env_get_bootm_low();
339723806ccSSimon Glass 	size = env_get_bootm_size();
340b9944a77SDirk Eibach 
341b9944a77SDirk Eibach 	fdt_fixup_memory(blob, (u64)base, (u64)size);
342b9944a77SDirk Eibach 
343b9944a77SDirk Eibach #ifdef CONFIG_HAS_FSL_DR_USB
344a5c289b9SSriram Dash 	fsl_fdt_fixup_dr_usb(blob, bd);
345b9944a77SDirk Eibach #endif
346b9944a77SDirk Eibach 
347b9944a77SDirk Eibach 	FT_FSL_PCI_SETUP;
348e895a4b0SSimon Glass 
349e895a4b0SSimon Glass 	return 0;
350b9944a77SDirk Eibach }
351b9944a77SDirk Eibach #endif
352b9944a77SDirk Eibach 
hydra_initialize(void)353b9944a77SDirk Eibach static void hydra_initialize(void)
354b9944a77SDirk Eibach {
355b9944a77SDirk Eibach 	unsigned int i;
356b9944a77SDirk Eibach 	pci_dev_t devno;
357b9944a77SDirk Eibach 
358b9944a77SDirk Eibach 	/* Find and probe all the matching PCI devices */
359b9944a77SDirk Eibach 	for (i = 0; (devno = pci_find_devices(hydra_supported, i)) >= 0; i++) {
360b9944a77SDirk Eibach 		u32 val;
361b9944a77SDirk Eibach 		struct ihs_fpga *fpga;
362b9944a77SDirk Eibach 		u32 versions;
363b9944a77SDirk Eibach 		u32 fpga_version;
364b9944a77SDirk Eibach 		u32 fpga_features;
365b9944a77SDirk Eibach 
366b9944a77SDirk Eibach 		unsigned hardware_version;
367b9944a77SDirk Eibach 		unsigned feature_uart_channels;
368b9944a77SDirk Eibach 		unsigned feature_sb_channels;
369b9944a77SDirk Eibach 
370b9944a77SDirk Eibach 		/* Try to enable I/O accesses and bus-mastering */
371b9944a77SDirk Eibach 		val = PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
372b9944a77SDirk Eibach 		pci_write_config_dword(devno, PCI_COMMAND, val);
373b9944a77SDirk Eibach 
374b9944a77SDirk Eibach 		/* Make sure it worked */
375b9944a77SDirk Eibach 		pci_read_config_dword(devno, PCI_COMMAND, &val);
376b9944a77SDirk Eibach 		if (!(val & PCI_COMMAND_MEMORY)) {
377b9944a77SDirk Eibach 			puts("Can't enable I/O memory\n");
378b9944a77SDirk Eibach 			continue;
379b9944a77SDirk Eibach 		}
380b9944a77SDirk Eibach 		if (!(val & PCI_COMMAND_MASTER)) {
381b9944a77SDirk Eibach 			puts("Can't enable bus-mastering\n");
382b9944a77SDirk Eibach 			continue;
383b9944a77SDirk Eibach 		}
384b9944a77SDirk Eibach 
385b9944a77SDirk Eibach 		/* read FPGA details */
386b9944a77SDirk Eibach 		fpga = pci_map_bar(devno, PCI_BASE_ADDRESS_0,
387b9944a77SDirk Eibach 			PCI_REGION_MEM);
388b9944a77SDirk Eibach 
3891c7639aeSDirk Eibach 		/* disable sideband clocks */
3901c7639aeSDirk Eibach 		writel(1, &fpga->control);
3911c7639aeSDirk Eibach 
392c2b951b0SDirk Eibach 		versions = readl(&fpga->versions);
393c2b951b0SDirk Eibach 		fpga_version = readl(&fpga->fpga_version);
394c2b951b0SDirk Eibach 		fpga_features = readl(&fpga->fpga_features);
395b9944a77SDirk Eibach 
396b9944a77SDirk Eibach 		hardware_version = versions & 0xf;
397b9944a77SDirk Eibach 		feature_uart_channels = (fpga_features >> 6) & 0x1f;
398b9944a77SDirk Eibach 		feature_sb_channels = fpga_features & 0x1f;
399b9944a77SDirk Eibach 
400b9944a77SDirk Eibach 		printf("FPGA%d: ", i);
401b9944a77SDirk Eibach 
402b9944a77SDirk Eibach 		switch (hardware_version) {
403b9944a77SDirk Eibach 		case HWVER_100:
404b9944a77SDirk Eibach 			printf("HW-Ver 1.00\n");
405b9944a77SDirk Eibach 			break;
406b9944a77SDirk Eibach 
407b9944a77SDirk Eibach 		case HWVER_110:
408b9944a77SDirk Eibach 			printf("HW-Ver 1.10\n");
409b9944a77SDirk Eibach 			break;
410b9944a77SDirk Eibach 
411b9944a77SDirk Eibach 		case HWVER_120:
412b9944a77SDirk Eibach 			printf("HW-Ver 1.20\n");
413b9944a77SDirk Eibach 			break;
414b9944a77SDirk Eibach 
415b9944a77SDirk Eibach 		default:
416b9944a77SDirk Eibach 			printf("HW-Ver %d(not supported)\n",
417b9944a77SDirk Eibach 			       hardware_version);
418b9944a77SDirk Eibach 			break;
419b9944a77SDirk Eibach 		}
420b9944a77SDirk Eibach 
421b9944a77SDirk Eibach 		printf("       FPGA V %d.%02d, features:",
422b9944a77SDirk Eibach 		       fpga_version / 100, fpga_version % 100);
423b9944a77SDirk Eibach 
424b9944a77SDirk Eibach 		printf(" %d uart channel(s)", feature_uart_channels);
425b9944a77SDirk Eibach 		printf(" %d sideband channel(s)\n", feature_sb_channels);
426b9944a77SDirk Eibach 	}
427b9944a77SDirk Eibach }
428b9944a77SDirk Eibach #endif
429