xref: /rk3399_rockchip-uboot/board/gdsys/mpc8308/sdram.c (revision 50dcf89d90b3597d86f5d26f131eabc98bbd5209)
1*50dcf89dSDirk Eibach /*
2*50dcf89dSDirk Eibach  * Copyright (C) 2007 Freescale Semiconductor, Inc.
3*50dcf89dSDirk Eibach  * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
4*50dcf89dSDirk Eibach  *
5*50dcf89dSDirk Eibach  * Authors: Nick.Spence@freescale.com
6*50dcf89dSDirk Eibach  *          Wilson.Lo@freescale.com
7*50dcf89dSDirk Eibach  *          scottwood@freescale.com
8*50dcf89dSDirk Eibach  *
9*50dcf89dSDirk Eibach  * This files is  mostly identical to the original from
10*50dcf89dSDirk Eibach  * board\freescale\mpc8315erdb\sdram.c
11*50dcf89dSDirk Eibach  *
12*50dcf89dSDirk Eibach  * SPDX-License-Identifier:	GPL-2.0+
13*50dcf89dSDirk Eibach  */
14*50dcf89dSDirk Eibach 
15*50dcf89dSDirk Eibach #include <common.h>
16*50dcf89dSDirk Eibach #include <mpc83xx.h>
17*50dcf89dSDirk Eibach #include <spd_sdram.h>
18*50dcf89dSDirk Eibach 
19*50dcf89dSDirk Eibach #include <asm/bitops.h>
20*50dcf89dSDirk Eibach #include <asm/io.h>
21*50dcf89dSDirk Eibach 
22*50dcf89dSDirk Eibach #include <asm/processor.h>
23*50dcf89dSDirk Eibach 
24*50dcf89dSDirk Eibach DECLARE_GLOBAL_DATA_PTR;
25*50dcf89dSDirk Eibach 
26*50dcf89dSDirk Eibach /* Fixed sdram init -- doesn't use serial presence detect.
27*50dcf89dSDirk Eibach  *
28*50dcf89dSDirk Eibach  * This is useful for faster booting in configs where the RAM is unlikely
29*50dcf89dSDirk Eibach  * to be changed, or for things like NAND booting where space is tight.
30*50dcf89dSDirk Eibach  */
31*50dcf89dSDirk Eibach static long fixed_sdram(void)
32*50dcf89dSDirk Eibach {
33*50dcf89dSDirk Eibach 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
34*50dcf89dSDirk Eibach 	u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
35*50dcf89dSDirk Eibach 	u32 msize_log2 = __ilog2(msize);
36*50dcf89dSDirk Eibach 
37*50dcf89dSDirk Eibach 	out_be32(&im->sysconf.ddrlaw[0].bar,
38*50dcf89dSDirk Eibach 		 CONFIG_SYS_DDR_SDRAM_BASE  & 0xfffff000);
39*50dcf89dSDirk Eibach 	out_be32(&im->sysconf.ddrlaw[0].ar, LBLAWAR_EN | (msize_log2 - 1));
40*50dcf89dSDirk Eibach 	out_be32(&im->sysconf.ddrcdr, CONFIG_SYS_DDRCDR_VALUE);
41*50dcf89dSDirk Eibach 
42*50dcf89dSDirk Eibach 	out_be32(&im->ddr.csbnds[0].csbnds, (msize - 1) >> 24);
43*50dcf89dSDirk Eibach 	out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
44*50dcf89dSDirk Eibach 
45*50dcf89dSDirk Eibach 	/* Currently we use only one CS, so disable the other bank. */
46*50dcf89dSDirk Eibach 	out_be32(&im->ddr.cs_config[1], 0);
47*50dcf89dSDirk Eibach 
48*50dcf89dSDirk Eibach 	out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_SDRAM_CLK_CNTL);
49*50dcf89dSDirk Eibach 	out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
50*50dcf89dSDirk Eibach 	out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
51*50dcf89dSDirk Eibach 	out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
52*50dcf89dSDirk Eibach 	out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
53*50dcf89dSDirk Eibach 
54*50dcf89dSDirk Eibach 	out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
55*50dcf89dSDirk Eibach 	out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
56*50dcf89dSDirk Eibach 	out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
57*50dcf89dSDirk Eibach 	out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
58*50dcf89dSDirk Eibach 
59*50dcf89dSDirk Eibach 	out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
60*50dcf89dSDirk Eibach 	sync();
61*50dcf89dSDirk Eibach 
62*50dcf89dSDirk Eibach 	/* enable DDR controller */
63*50dcf89dSDirk Eibach 	setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
64*50dcf89dSDirk Eibach 	sync();
65*50dcf89dSDirk Eibach 
66*50dcf89dSDirk Eibach 	return get_ram_size(CONFIG_SYS_DDR_SDRAM_BASE, msize);
67*50dcf89dSDirk Eibach }
68*50dcf89dSDirk Eibach 
69*50dcf89dSDirk Eibach phys_size_t initdram(int board_type)
70*50dcf89dSDirk Eibach {
71*50dcf89dSDirk Eibach 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
72*50dcf89dSDirk Eibach 	u32 msize;
73*50dcf89dSDirk Eibach 
74*50dcf89dSDirk Eibach 	if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
75*50dcf89dSDirk Eibach 		return -1;
76*50dcf89dSDirk Eibach 
77*50dcf89dSDirk Eibach 	/* DDR SDRAM */
78*50dcf89dSDirk Eibach 	msize = fixed_sdram();
79*50dcf89dSDirk Eibach 
80*50dcf89dSDirk Eibach 	/* return total bus SDRAM size(bytes)  -- DDR */
81*50dcf89dSDirk Eibach 	return msize;
82*50dcf89dSDirk Eibach }
83