150dcf89dSDirk Eibach /*
250dcf89dSDirk Eibach * Copyright (C) 2007 Freescale Semiconductor, Inc.
350dcf89dSDirk Eibach * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
450dcf89dSDirk Eibach *
550dcf89dSDirk Eibach * Authors: Nick.Spence@freescale.com
650dcf89dSDirk Eibach * Wilson.Lo@freescale.com
750dcf89dSDirk Eibach * scottwood@freescale.com
850dcf89dSDirk Eibach *
950dcf89dSDirk Eibach * This files is mostly identical to the original from
1050dcf89dSDirk Eibach * board\freescale\mpc8315erdb\sdram.c
1150dcf89dSDirk Eibach *
1250dcf89dSDirk Eibach * SPDX-License-Identifier: GPL-2.0+
1350dcf89dSDirk Eibach */
1450dcf89dSDirk Eibach
1550dcf89dSDirk Eibach #include <common.h>
1650dcf89dSDirk Eibach #include <mpc83xx.h>
1750dcf89dSDirk Eibach #include <spd_sdram.h>
1850dcf89dSDirk Eibach
1950dcf89dSDirk Eibach #include <asm/bitops.h>
2050dcf89dSDirk Eibach #include <asm/io.h>
2150dcf89dSDirk Eibach
2250dcf89dSDirk Eibach #include <asm/processor.h>
2350dcf89dSDirk Eibach
2450dcf89dSDirk Eibach DECLARE_GLOBAL_DATA_PTR;
2550dcf89dSDirk Eibach
2650dcf89dSDirk Eibach /* Fixed sdram init -- doesn't use serial presence detect.
2750dcf89dSDirk Eibach *
2850dcf89dSDirk Eibach * This is useful for faster booting in configs where the RAM is unlikely
2950dcf89dSDirk Eibach * to be changed, or for things like NAND booting where space is tight.
3050dcf89dSDirk Eibach */
fixed_sdram(void)3150dcf89dSDirk Eibach static long fixed_sdram(void)
3250dcf89dSDirk Eibach {
3350dcf89dSDirk Eibach immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
3450dcf89dSDirk Eibach u32 msize = CONFIG_SYS_DDR_SIZE * 1024 * 1024;
3550dcf89dSDirk Eibach u32 msize_log2 = __ilog2(msize);
3650dcf89dSDirk Eibach
3750dcf89dSDirk Eibach out_be32(&im->sysconf.ddrlaw[0].bar,
3850dcf89dSDirk Eibach CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000);
3950dcf89dSDirk Eibach out_be32(&im->sysconf.ddrlaw[0].ar, LBLAWAR_EN | (msize_log2 - 1));
4050dcf89dSDirk Eibach out_be32(&im->sysconf.ddrcdr, CONFIG_SYS_DDRCDR_VALUE);
4150dcf89dSDirk Eibach
4250dcf89dSDirk Eibach out_be32(&im->ddr.csbnds[0].csbnds, (msize - 1) >> 24);
4350dcf89dSDirk Eibach out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
4450dcf89dSDirk Eibach
4550dcf89dSDirk Eibach /* Currently we use only one CS, so disable the other bank. */
4650dcf89dSDirk Eibach out_be32(&im->ddr.cs_config[1], 0);
4750dcf89dSDirk Eibach
4850dcf89dSDirk Eibach out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_SDRAM_CLK_CNTL);
4950dcf89dSDirk Eibach out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
5050dcf89dSDirk Eibach out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
5150dcf89dSDirk Eibach out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
5250dcf89dSDirk Eibach out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
5350dcf89dSDirk Eibach
5450dcf89dSDirk Eibach out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
5550dcf89dSDirk Eibach out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
5650dcf89dSDirk Eibach out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
5750dcf89dSDirk Eibach out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
5850dcf89dSDirk Eibach
5950dcf89dSDirk Eibach out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
6050dcf89dSDirk Eibach sync();
6150dcf89dSDirk Eibach
6250dcf89dSDirk Eibach /* enable DDR controller */
6350dcf89dSDirk Eibach setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
6450dcf89dSDirk Eibach sync();
6550dcf89dSDirk Eibach
6650dcf89dSDirk Eibach return get_ram_size(CONFIG_SYS_DDR_SDRAM_BASE, msize);
6750dcf89dSDirk Eibach }
6850dcf89dSDirk Eibach
dram_init(void)69*f1683aa7SSimon Glass int dram_init(void)
7050dcf89dSDirk Eibach {
7150dcf89dSDirk Eibach immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
7250dcf89dSDirk Eibach u32 msize;
7350dcf89dSDirk Eibach
7450dcf89dSDirk Eibach if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)
75088454cdSSimon Glass return -ENXIO;
7650dcf89dSDirk Eibach
7750dcf89dSDirk Eibach /* DDR SDRAM */
7850dcf89dSDirk Eibach msize = fixed_sdram();
7950dcf89dSDirk Eibach
8050dcf89dSDirk Eibach /* return total bus SDRAM size(bytes) -- DDR */
81088454cdSSimon Glass gd->ram_size = msize;
82088454cdSSimon Glass
83088454cdSSimon Glass return 0;
8450dcf89dSDirk Eibach }
85