1a605ea7eSDirk Eibach /* 2a605ea7eSDirk Eibach * (C) Copyright 2010 3a605ea7eSDirk Eibach * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de 4a605ea7eSDirk Eibach * 51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 6a605ea7eSDirk Eibach */ 7a605ea7eSDirk Eibach 8a605ea7eSDirk Eibach #include <common.h> 9aba27acfSDirk Eibach #include <i2c.h> 10e50e8968SDirk Eibach #include <malloc.h> 11a605ea7eSDirk Eibach 12a3f9d6c7SDirk Eibach #include "ch7301.h" 133a990bfaSDirk Eibach #include "dp501.h" 142da0fc0dSDirk Eibach #include <gdsys_fpga.h> 15a605ea7eSDirk Eibach 162da0fc0dSDirk Eibach #define ICS8N3QV01_I2C_ADDR 0x6E 176853cc4bSDirk Eibach #define ICS8N3QV01_FREF 114285000 186853cc4bSDirk Eibach #define ICS8N3QV01_FREF_LL 114285000LL 196853cc4bSDirk Eibach #define ICS8N3QV01_F_DEFAULT_0 156250000LL 206853cc4bSDirk Eibach #define ICS8N3QV01_F_DEFAULT_1 125000000LL 216853cc4bSDirk Eibach #define ICS8N3QV01_F_DEFAULT_2 100000000LL 226853cc4bSDirk Eibach #define ICS8N3QV01_F_DEFAULT_3 25175000LL 232da0fc0dSDirk Eibach 242da0fc0dSDirk Eibach #define SIL1178_MASTER_I2C_ADDRESS 0x38 252da0fc0dSDirk Eibach #define SIL1178_SLAVE_I2C_ADDRESS 0x39 262da0fc0dSDirk Eibach 273a990bfaSDirk Eibach #define DP501_I2C_ADDR 0x08 283a990bfaSDirk Eibach 29a605ea7eSDirk Eibach #define PIXCLK_640_480_60 25180000 30*da4833c7SDirk Eibach #define MAX_X_CHARS 53 31*da4833c7SDirk Eibach #define MAX_Y_CHARS 26 32a605ea7eSDirk Eibach 337ed45d3dSDirk Eibach #ifdef CONFIG_SYS_OSD_DH 347ed45d3dSDirk Eibach #define MAX_OSD_SCREEN 8 357ed45d3dSDirk Eibach #define OSD_DH_BASE 4 367ed45d3dSDirk Eibach #else 377ed45d3dSDirk Eibach #define MAX_OSD_SCREEN 4 387ed45d3dSDirk Eibach #endif 397ed45d3dSDirk Eibach 407ed45d3dSDirk Eibach #ifdef CONFIG_SYS_OSD_DH 417ed45d3dSDirk Eibach #define OSD_SET_REG(screen, fld, val) \ 427ed45d3dSDirk Eibach do { \ 437ed45d3dSDirk Eibach if (screen >= OSD_DH_BASE) \ 447ed45d3dSDirk Eibach FPGA_SET_REG(screen - OSD_DH_BASE, osd1.fld, val); \ 457ed45d3dSDirk Eibach else \ 467ed45d3dSDirk Eibach FPGA_SET_REG(screen, osd0.fld, val); \ 477ed45d3dSDirk Eibach } while (0) 487ed45d3dSDirk Eibach #else 497ed45d3dSDirk Eibach #define OSD_SET_REG(screen, fld, val) \ 507ed45d3dSDirk Eibach FPGA_SET_REG(screen, osd0.fld, val) 517ed45d3dSDirk Eibach #endif 527ed45d3dSDirk Eibach 537ed45d3dSDirk Eibach #ifdef CONFIG_SYS_OSD_DH 547ed45d3dSDirk Eibach #define OSD_GET_REG(screen, fld, val) \ 557ed45d3dSDirk Eibach do { \ 567ed45d3dSDirk Eibach if (screen >= OSD_DH_BASE) \ 577ed45d3dSDirk Eibach FPGA_GET_REG(screen - OSD_DH_BASE, osd1.fld, val); \ 587ed45d3dSDirk Eibach else \ 597ed45d3dSDirk Eibach FPGA_GET_REG(screen, osd0.fld, val); \ 607ed45d3dSDirk Eibach } while (0) 617ed45d3dSDirk Eibach #else 627ed45d3dSDirk Eibach #define OSD_GET_REG(screen, fld, val) \ 637ed45d3dSDirk Eibach FPGA_GET_REG(screen, osd0.fld, val) 647ed45d3dSDirk Eibach #endif 657ed45d3dSDirk Eibach 660f0c1021SDirk Eibach unsigned int base_width; 670f0c1021SDirk Eibach unsigned int base_height; 680f0c1021SDirk Eibach size_t bufsize; 690f0c1021SDirk Eibach u16 *buf; 700f0c1021SDirk Eibach 717ed45d3dSDirk Eibach unsigned int osd_screen_mask = 0; 72e50e8968SDirk Eibach 733a990bfaSDirk Eibach #ifdef CONFIG_SYS_ICS8N3QV01_I2C 74edfe9feaSDirk Eibach int ics8n3qv01_i2c[] = CONFIG_SYS_ICS8N3QV01_I2C; 75edfe9feaSDirk Eibach #endif 762da0fc0dSDirk Eibach 773a990bfaSDirk Eibach #ifdef CONFIG_SYS_SIL1178_I2C 78edfe9feaSDirk Eibach int sil1178_i2c[] = CONFIG_SYS_SIL1178_I2C; 792da0fc0dSDirk Eibach #endif 802da0fc0dSDirk Eibach 813a990bfaSDirk Eibach #ifdef CONFIG_SYS_DP501_I2C 823a990bfaSDirk Eibach int dp501_i2c[] = CONFIG_SYS_DP501_I2C; 833a990bfaSDirk Eibach #endif 843a990bfaSDirk Eibach 857ed45d3dSDirk Eibach #ifdef CONFIG_SYS_DP501_BASE 867ed45d3dSDirk Eibach int dp501_base[] = CONFIG_SYS_DP501_BASE; 877ed45d3dSDirk Eibach #endif 883a990bfaSDirk Eibach 892da0fc0dSDirk Eibach #ifdef CONFIG_SYS_MPC92469AC 90a605ea7eSDirk Eibach static void mpc92469ac_calc_parameters(unsigned int fout, 91a605ea7eSDirk Eibach unsigned int *post_div, unsigned int *feedback_div) 92a605ea7eSDirk Eibach { 93a605ea7eSDirk Eibach unsigned int n = *post_div; 94a605ea7eSDirk Eibach unsigned int m = *feedback_div; 95a605ea7eSDirk Eibach unsigned int a; 96a605ea7eSDirk Eibach unsigned int b = 14745600 / 16; 97a605ea7eSDirk Eibach 98a605ea7eSDirk Eibach if (fout < 50169600) 99a605ea7eSDirk Eibach n = 8; 100a605ea7eSDirk Eibach else if (fout < 100339199) 101a605ea7eSDirk Eibach n = 4; 102a605ea7eSDirk Eibach else if (fout < 200678399) 103a605ea7eSDirk Eibach n = 2; 104a605ea7eSDirk Eibach else 105a605ea7eSDirk Eibach n = 1; 106a605ea7eSDirk Eibach 107a605ea7eSDirk Eibach a = fout * n + (b / 2); /* add b/2 for proper rounding */ 108a605ea7eSDirk Eibach 109a605ea7eSDirk Eibach m = a / b; 110a605ea7eSDirk Eibach 111a605ea7eSDirk Eibach *post_div = n; 112a605ea7eSDirk Eibach *feedback_div = m; 113a605ea7eSDirk Eibach } 114a605ea7eSDirk Eibach 1152da0fc0dSDirk Eibach static void mpc92469ac_set(unsigned screen, unsigned int fout) 116a605ea7eSDirk Eibach { 117a605ea7eSDirk Eibach unsigned int n; 118a605ea7eSDirk Eibach unsigned int m; 119a605ea7eSDirk Eibach unsigned int bitval = 0; 120a605ea7eSDirk Eibach mpc92469ac_calc_parameters(fout, &n, &m); 121a605ea7eSDirk Eibach 122a605ea7eSDirk Eibach switch (n) { 123a605ea7eSDirk Eibach case 1: 124a605ea7eSDirk Eibach bitval = 0x00; 125a605ea7eSDirk Eibach break; 126a605ea7eSDirk Eibach case 2: 127a605ea7eSDirk Eibach bitval = 0x01; 128a605ea7eSDirk Eibach break; 129a605ea7eSDirk Eibach case 4: 130a605ea7eSDirk Eibach bitval = 0x02; 131a605ea7eSDirk Eibach break; 132a605ea7eSDirk Eibach case 8: 133a605ea7eSDirk Eibach bitval = 0x03; 134a605ea7eSDirk Eibach break; 135a605ea7eSDirk Eibach } 136a605ea7eSDirk Eibach 137aba27acfSDirk Eibach FPGA_SET_REG(screen, mpc3w_control, (bitval << 9) | m); 1382da0fc0dSDirk Eibach } 1392da0fc0dSDirk Eibach #endif 1402da0fc0dSDirk Eibach 1413a990bfaSDirk Eibach #ifdef CONFIG_SYS_ICS8N3QV01_I2C 1426853cc4bSDirk Eibach 143edfe9feaSDirk Eibach static unsigned int ics8n3qv01_get_fout_calc(unsigned index) 1446853cc4bSDirk Eibach { 1456853cc4bSDirk Eibach unsigned long long n; 1466853cc4bSDirk Eibach unsigned long long mint; 1476853cc4bSDirk Eibach unsigned long long mfrac; 1486853cc4bSDirk Eibach u8 reg_a, reg_b, reg_c, reg_d, reg_f; 1496853cc4bSDirk Eibach unsigned long long fout_calc; 1506853cc4bSDirk Eibach 1516853cc4bSDirk Eibach if (index > 3) 1526853cc4bSDirk Eibach return 0; 1536853cc4bSDirk Eibach 154edfe9feaSDirk Eibach reg_a = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 0 + index); 155edfe9feaSDirk Eibach reg_b = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 4 + index); 156edfe9feaSDirk Eibach reg_c = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 8 + index); 157edfe9feaSDirk Eibach reg_d = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 12 + index); 158edfe9feaSDirk Eibach reg_f = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 20 + index); 1596853cc4bSDirk Eibach 1606853cc4bSDirk Eibach mint = ((reg_a >> 1) & 0x1f) | (reg_f & 0x20); 1616853cc4bSDirk Eibach mfrac = ((reg_a & 0x01) << 17) | (reg_b << 9) | (reg_c << 1) 1626853cc4bSDirk Eibach | (reg_d >> 7); 1636853cc4bSDirk Eibach n = reg_d & 0x7f; 1646853cc4bSDirk Eibach 1656853cc4bSDirk Eibach fout_calc = (mint * ICS8N3QV01_FREF_LL 1666853cc4bSDirk Eibach + mfrac * ICS8N3QV01_FREF_LL / 262144LL 1676853cc4bSDirk Eibach + ICS8N3QV01_FREF_LL / 524288LL 1686853cc4bSDirk Eibach + n / 2) 1696853cc4bSDirk Eibach / n 1706853cc4bSDirk Eibach * 1000000 1716853cc4bSDirk Eibach / (1000000 - 100); 1726853cc4bSDirk Eibach 1736853cc4bSDirk Eibach return fout_calc; 1746853cc4bSDirk Eibach } 1756853cc4bSDirk Eibach 1766853cc4bSDirk Eibach 1772da0fc0dSDirk Eibach static void ics8n3qv01_calc_parameters(unsigned int fout, 1782da0fc0dSDirk Eibach unsigned int *_mint, unsigned int *_mfrac, 1792da0fc0dSDirk Eibach unsigned int *_n) 1802da0fc0dSDirk Eibach { 1812da0fc0dSDirk Eibach unsigned int n; 1822da0fc0dSDirk Eibach unsigned int foutiic; 1832da0fc0dSDirk Eibach unsigned int fvcoiic; 1842da0fc0dSDirk Eibach unsigned int mint; 1852da0fc0dSDirk Eibach unsigned long long mfrac; 1862da0fc0dSDirk Eibach 1876853cc4bSDirk Eibach n = (2215000000U + fout / 2) / fout; 1882da0fc0dSDirk Eibach if ((n & 1) && (n > 5)) 1892da0fc0dSDirk Eibach n -= 1; 1902da0fc0dSDirk Eibach 1912da0fc0dSDirk Eibach foutiic = fout - (fout / 10000); 1922da0fc0dSDirk Eibach fvcoiic = foutiic * n; 1932da0fc0dSDirk Eibach 1942da0fc0dSDirk Eibach mint = fvcoiic / 114285000; 1952da0fc0dSDirk Eibach if ((mint < 17) || (mint > 63)) 1962da0fc0dSDirk Eibach printf("ics8n3qv01_calc_parameters: cannot determine mint\n"); 1972da0fc0dSDirk Eibach 1982da0fc0dSDirk Eibach mfrac = ((unsigned long long)fvcoiic % 114285000LL) * 262144LL 1992da0fc0dSDirk Eibach / 114285000LL; 2002da0fc0dSDirk Eibach 2012da0fc0dSDirk Eibach *_mint = mint; 2022da0fc0dSDirk Eibach *_mfrac = mfrac; 2032da0fc0dSDirk Eibach *_n = n; 204a605ea7eSDirk Eibach } 205a605ea7eSDirk Eibach 206edfe9feaSDirk Eibach static void ics8n3qv01_set(unsigned int fout) 207a605ea7eSDirk Eibach { 2082da0fc0dSDirk Eibach unsigned int n; 2092da0fc0dSDirk Eibach unsigned int mint; 2102da0fc0dSDirk Eibach unsigned int mfrac; 2116853cc4bSDirk Eibach unsigned int fout_calc; 2126853cc4bSDirk Eibach unsigned long long fout_prog; 2136853cc4bSDirk Eibach long long off_ppm; 2142da0fc0dSDirk Eibach u8 reg0, reg4, reg8, reg12, reg18, reg20; 2152da0fc0dSDirk Eibach 216edfe9feaSDirk Eibach fout_calc = ics8n3qv01_get_fout_calc(1); 2176853cc4bSDirk Eibach off_ppm = (fout_calc - ICS8N3QV01_F_DEFAULT_1) * 1000000 2186853cc4bSDirk Eibach / ICS8N3QV01_F_DEFAULT_1; 2196853cc4bSDirk Eibach printf(" PLL is off by %lld ppm\n", off_ppm); 2206853cc4bSDirk Eibach fout_prog = (unsigned long long)fout * (unsigned long long)fout_calc 2216853cc4bSDirk Eibach / ICS8N3QV01_F_DEFAULT_1; 2226853cc4bSDirk Eibach ics8n3qv01_calc_parameters(fout_prog, &mint, &mfrac, &n); 2232da0fc0dSDirk Eibach 224edfe9feaSDirk Eibach reg0 = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 0) & 0xc0; 2252da0fc0dSDirk Eibach reg0 |= (mint & 0x1f) << 1; 2262da0fc0dSDirk Eibach reg0 |= (mfrac >> 17) & 0x01; 227edfe9feaSDirk Eibach i2c_reg_write(ICS8N3QV01_I2C_ADDR, 0, reg0); 2282da0fc0dSDirk Eibach 2292da0fc0dSDirk Eibach reg4 = mfrac >> 9; 230edfe9feaSDirk Eibach i2c_reg_write(ICS8N3QV01_I2C_ADDR, 4, reg4); 2312da0fc0dSDirk Eibach 2322da0fc0dSDirk Eibach reg8 = mfrac >> 1; 233edfe9feaSDirk Eibach i2c_reg_write(ICS8N3QV01_I2C_ADDR, 8, reg8); 2342da0fc0dSDirk Eibach 2352da0fc0dSDirk Eibach reg12 = mfrac << 7; 2362da0fc0dSDirk Eibach reg12 |= n & 0x7f; 237edfe9feaSDirk Eibach i2c_reg_write(ICS8N3QV01_I2C_ADDR, 12, reg12); 2382da0fc0dSDirk Eibach 239edfe9feaSDirk Eibach reg18 = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 18) & 0x03; 2402da0fc0dSDirk Eibach reg18 |= 0x20; 241edfe9feaSDirk Eibach i2c_reg_write(ICS8N3QV01_I2C_ADDR, 18, reg18); 2422da0fc0dSDirk Eibach 243edfe9feaSDirk Eibach reg20 = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 20) & 0x1f; 2442da0fc0dSDirk Eibach reg20 |= mint & (1 << 5); 245edfe9feaSDirk Eibach i2c_reg_write(ICS8N3QV01_I2C_ADDR, 20, reg20); 2462da0fc0dSDirk Eibach } 2472da0fc0dSDirk Eibach #endif 2482da0fc0dSDirk Eibach 2492da0fc0dSDirk Eibach static int osd_write_videomem(unsigned screen, unsigned offset, 2502da0fc0dSDirk Eibach u16 *data, size_t charcount) 2512da0fc0dSDirk Eibach { 252a605ea7eSDirk Eibach unsigned int k; 253a605ea7eSDirk Eibach 254a605ea7eSDirk Eibach for (k = 0; k < charcount; ++k) { 2550f0c1021SDirk Eibach if (offset + k >= bufsize) 256a605ea7eSDirk Eibach return -1; 2577ed45d3dSDirk Eibach #ifdef CONFIG_SYS_OSD_DH 2587ed45d3dSDirk Eibach if (screen >= OSD_DH_BASE) 2597ed45d3dSDirk Eibach FPGA_SET_REG(screen - OSD_DH_BASE, 2607ed45d3dSDirk Eibach videomem1[offset + k], data[k]); 2617ed45d3dSDirk Eibach else 2627ed45d3dSDirk Eibach FPGA_SET_REG(screen, videomem0[offset + k], data[k]); 2637ed45d3dSDirk Eibach #else 2647ed45d3dSDirk Eibach FPGA_SET_REG(screen, videomem0[offset + k], data[k]); 2657ed45d3dSDirk Eibach #endif 266a605ea7eSDirk Eibach } 267a605ea7eSDirk Eibach 268a605ea7eSDirk Eibach return charcount; 269a605ea7eSDirk Eibach } 270a605ea7eSDirk Eibach 271a605ea7eSDirk Eibach static int osd_print(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) 272a605ea7eSDirk Eibach { 2732da0fc0dSDirk Eibach unsigned screen; 2742da0fc0dSDirk Eibach 2757ed45d3dSDirk Eibach if (argc < 5) { 2767ed45d3dSDirk Eibach cmd_usage(cmdtp); 2777ed45d3dSDirk Eibach return 1; 2787ed45d3dSDirk Eibach } 2797ed45d3dSDirk Eibach 2807ed45d3dSDirk Eibach for (screen = 0; screen < MAX_OSD_SCREEN; ++screen) { 281a605ea7eSDirk Eibach unsigned x; 282a605ea7eSDirk Eibach unsigned y; 283a605ea7eSDirk Eibach unsigned charcount; 284a605ea7eSDirk Eibach unsigned len; 285a605ea7eSDirk Eibach u8 color; 286a605ea7eSDirk Eibach unsigned int k; 287a605ea7eSDirk Eibach char *text; 2882da0fc0dSDirk Eibach int res; 289a605ea7eSDirk Eibach 2907ed45d3dSDirk Eibach if (!(osd_screen_mask & (1 << screen))) 2917ed45d3dSDirk Eibach continue; 292a605ea7eSDirk Eibach 293a605ea7eSDirk Eibach x = simple_strtoul(argv[1], NULL, 16); 294a605ea7eSDirk Eibach y = simple_strtoul(argv[2], NULL, 16); 295a605ea7eSDirk Eibach color = simple_strtoul(argv[3], NULL, 16); 296a605ea7eSDirk Eibach text = argv[4]; 297a605ea7eSDirk Eibach charcount = strlen(text); 2980f0c1021SDirk Eibach len = (charcount > bufsize) ? bufsize : charcount; 299a605ea7eSDirk Eibach 300a605ea7eSDirk Eibach for (k = 0; k < len; ++k) 301a605ea7eSDirk Eibach buf[k] = (text[k] << 8) | color; 302a605ea7eSDirk Eibach 3030f0c1021SDirk Eibach res = osd_write_videomem(screen, y * base_width + x, buf, len); 3042da0fc0dSDirk Eibach if (res < 0) 3052da0fc0dSDirk Eibach return res; 306a605ea7eSDirk Eibach } 307a605ea7eSDirk Eibach 3082da0fc0dSDirk Eibach return 0; 3092da0fc0dSDirk Eibach } 3102da0fc0dSDirk Eibach 3112da0fc0dSDirk Eibach int osd_probe(unsigned screen) 312a605ea7eSDirk Eibach { 313aba27acfSDirk Eibach u16 version; 314aba27acfSDirk Eibach u16 features; 315e50e8968SDirk Eibach int old_bus = i2c_get_bus_num(); 3163a990bfaSDirk Eibach bool pixclock_present = false; 3173a990bfaSDirk Eibach bool output_driver_present = false; 3187ed45d3dSDirk Eibach #ifdef CONFIG_SYS_DP501_I2C 3197ed45d3dSDirk Eibach #ifdef CONFIG_SYS_DP501_BASE 3207ed45d3dSDirk Eibach uint8_t dp501_addr = dp501_base[screen]; 3217ed45d3dSDirk Eibach #else 3227ed45d3dSDirk Eibach uint8_t dp501_addr = DP501_I2C_ADDR; 3237ed45d3dSDirk Eibach #endif 3247ed45d3dSDirk Eibach #endif 325a605ea7eSDirk Eibach 3267ed45d3dSDirk Eibach OSD_GET_REG(0, version, &version); 3277ed45d3dSDirk Eibach OSD_GET_REG(0, features, &features); 328aba27acfSDirk Eibach 3290f0c1021SDirk Eibach base_width = ((features & 0x3f00) >> 8) + 1; 3300f0c1021SDirk Eibach base_height = (features & 0x001f) + 1; 3310f0c1021SDirk Eibach bufsize = base_width * base_height; 3320f0c1021SDirk Eibach buf = malloc(sizeof(u16) * bufsize); 3330f0c1021SDirk Eibach if (!buf) 3340f0c1021SDirk Eibach return -1; 335a605ea7eSDirk Eibach 3367ed45d3dSDirk Eibach #ifdef CONFIG_SYS_OSD_DH 3377ed45d3dSDirk Eibach printf("OSD%d-%d: Digital-OSD version %01d.%02d, %d" "x%d characters\n", 3387ed45d3dSDirk Eibach (screen >= OSD_DH_BASE) ? (screen - OSD_DH_BASE) : screen, 3397ed45d3dSDirk Eibach (screen > 3) ? 1 : 0, version/100, version%100, base_width, 3407ed45d3dSDirk Eibach base_height); 3417ed45d3dSDirk Eibach #else 3422da0fc0dSDirk Eibach printf("OSD%d: Digital-OSD version %01d.%02d, %d" "x%d characters\n", 3430f0c1021SDirk Eibach screen, version/100, version%100, base_width, base_height); 3447ed45d3dSDirk Eibach #endif 3453a990bfaSDirk Eibach /* setup pixclock */ 3463a990bfaSDirk Eibach 3473a990bfaSDirk Eibach #ifdef CONFIG_SYS_MPC92469AC 3483a990bfaSDirk Eibach pixclock_present = true; 3493a990bfaSDirk Eibach mpc92469ac_set(screen, PIXCLK_640_480_60); 3503a990bfaSDirk Eibach #endif 3513a990bfaSDirk Eibach 3523a990bfaSDirk Eibach #ifdef CONFIG_SYS_ICS8N3QV01_I2C 3533a990bfaSDirk Eibach i2c_set_bus_num(ics8n3qv01_i2c[screen]); 3543a990bfaSDirk Eibach if (!i2c_probe(ICS8N3QV01_I2C_ADDR)) { 3553a990bfaSDirk Eibach ics8n3qv01_set(PIXCLK_640_480_60); 3563a990bfaSDirk Eibach pixclock_present = true; 357a605ea7eSDirk Eibach } 3583a990bfaSDirk Eibach #endif 3593a990bfaSDirk Eibach 3603a990bfaSDirk Eibach if (!pixclock_present) 3613a990bfaSDirk Eibach printf(" no pixelclock found\n"); 3623a990bfaSDirk Eibach 3633a990bfaSDirk Eibach /* setup output driver */ 3643a990bfaSDirk Eibach 3653a990bfaSDirk Eibach #ifdef CONFIG_SYS_CH7301_I2C 366a3f9d6c7SDirk Eibach if (!ch7301_probe(screen, true)) 3673a990bfaSDirk Eibach output_driver_present = true; 3683a990bfaSDirk Eibach #endif 3693a990bfaSDirk Eibach 3703a990bfaSDirk Eibach #ifdef CONFIG_SYS_SIL1178_I2C 3713a990bfaSDirk Eibach i2c_set_bus_num(sil1178_i2c[screen]); 3723a990bfaSDirk Eibach if (!i2c_probe(SIL1178_SLAVE_I2C_ADDRESS)) { 373a61762d2SDirk Eibach if (i2c_reg_read(SIL1178_SLAVE_I2C_ADDRESS, 0x02) == 0x06) { 3743a990bfaSDirk Eibach /* 3753a990bfaSDirk Eibach * magic initialization sequence, 3763a990bfaSDirk Eibach * adapted from datasheet 3773a990bfaSDirk Eibach */ 378edfe9feaSDirk Eibach i2c_reg_write(SIL1178_SLAVE_I2C_ADDRESS, 0x08, 0x36); 379edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0f, 0x44); 380edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0f, 0x4c); 381edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0e, 0x10); 382edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0a, 0x80); 383edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x09, 0x30); 384edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0c, 0x89); 385edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0d, 0x60); 386edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x08, 0x36); 387edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x08, 0x37); 3883a990bfaSDirk Eibach output_driver_present = true; 3893a990bfaSDirk Eibach } 3903a990bfaSDirk Eibach } 3912da0fc0dSDirk Eibach #endif 3922da0fc0dSDirk Eibach 3933a990bfaSDirk Eibach #ifdef CONFIG_SYS_DP501_I2C 3943a990bfaSDirk Eibach i2c_set_bus_num(dp501_i2c[screen]); 3957ed45d3dSDirk Eibach if (!i2c_probe(dp501_addr)) { 3967ed45d3dSDirk Eibach dp501_powerup(dp501_addr); 3973a990bfaSDirk Eibach output_driver_present = true; 3983a990bfaSDirk Eibach } 3993a990bfaSDirk Eibach #endif 4003a990bfaSDirk Eibach 4013a990bfaSDirk Eibach if (!output_driver_present) 4023a990bfaSDirk Eibach printf(" no output driver found\n"); 4033a990bfaSDirk Eibach 4047ed45d3dSDirk Eibach OSD_SET_REG(screen, control, 0x0049); 4052da0fc0dSDirk Eibach 4067ed45d3dSDirk Eibach OSD_SET_REG(screen, xy_size, ((32 - 1) << 8) | (16 - 1)); 4077ed45d3dSDirk Eibach OSD_SET_REG(screen, x_pos, 0x007f); 4087ed45d3dSDirk Eibach OSD_SET_REG(screen, y_pos, 0x005f); 409aba27acfSDirk Eibach 4107ed45d3dSDirk Eibach if (pixclock_present && output_driver_present) 4117ed45d3dSDirk Eibach osd_screen_mask |= 1 << screen; 412a605ea7eSDirk Eibach 413edfe9feaSDirk Eibach i2c_set_bus_num(old_bus); 414edfe9feaSDirk Eibach 415a605ea7eSDirk Eibach return 0; 416a605ea7eSDirk Eibach } 417a605ea7eSDirk Eibach 418a605ea7eSDirk Eibach int osd_write(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) 419a605ea7eSDirk Eibach { 4202da0fc0dSDirk Eibach unsigned screen; 4212da0fc0dSDirk Eibach 4227ed45d3dSDirk Eibach if ((argc < 4) || (strlen(argv[3]) % 4)) { 4237ed45d3dSDirk Eibach cmd_usage(cmdtp); 4247ed45d3dSDirk Eibach return 1; 4257ed45d3dSDirk Eibach } 4267ed45d3dSDirk Eibach 4277ed45d3dSDirk Eibach for (screen = 0; screen < MAX_OSD_SCREEN; ++screen) { 428a605ea7eSDirk Eibach unsigned x; 429a605ea7eSDirk Eibach unsigned y; 430a605ea7eSDirk Eibach unsigned k; 4310f0c1021SDirk Eibach u16 buffer[base_width]; 432a605ea7eSDirk Eibach char *rp; 433a605ea7eSDirk Eibach u16 *wp = buffer; 4342da0fc0dSDirk Eibach unsigned count = (argc > 4) ? 4352da0fc0dSDirk Eibach simple_strtoul(argv[4], NULL, 16) : 1; 436a605ea7eSDirk Eibach 4377ed45d3dSDirk Eibach if (!(osd_screen_mask & (1 << screen))) 4387ed45d3dSDirk Eibach continue; 439a605ea7eSDirk Eibach 440a605ea7eSDirk Eibach x = simple_strtoul(argv[1], NULL, 16); 441a605ea7eSDirk Eibach y = simple_strtoul(argv[2], NULL, 16); 442a605ea7eSDirk Eibach rp = argv[3]; 443a605ea7eSDirk Eibach 444a605ea7eSDirk Eibach 445a605ea7eSDirk Eibach while (*rp) { 446a605ea7eSDirk Eibach char substr[5]; 447a605ea7eSDirk Eibach 448a605ea7eSDirk Eibach memcpy(substr, rp, 4); 449a605ea7eSDirk Eibach substr[4] = 0; 450a605ea7eSDirk Eibach *wp = simple_strtoul(substr, NULL, 16); 451a605ea7eSDirk Eibach 452a605ea7eSDirk Eibach rp += 4; 453a605ea7eSDirk Eibach wp++; 4540f0c1021SDirk Eibach if (wp - buffer > base_width) 455a605ea7eSDirk Eibach break; 456a605ea7eSDirk Eibach } 457a605ea7eSDirk Eibach 458a605ea7eSDirk Eibach for (k = 0; k < count; ++k) { 4592da0fc0dSDirk Eibach unsigned offset = 4600f0c1021SDirk Eibach y * base_width + x + k * (wp - buffer); 4612da0fc0dSDirk Eibach osd_write_videomem(screen, offset, buffer, 4622da0fc0dSDirk Eibach wp - buffer); 4632da0fc0dSDirk Eibach } 464a605ea7eSDirk Eibach } 465a605ea7eSDirk Eibach 466a605ea7eSDirk Eibach return 0; 467a605ea7eSDirk Eibach } 468a605ea7eSDirk Eibach 469*da4833c7SDirk Eibach int osd_size(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) 470*da4833c7SDirk Eibach { 471*da4833c7SDirk Eibach unsigned screen; 472*da4833c7SDirk Eibach unsigned x; 473*da4833c7SDirk Eibach unsigned y; 474*da4833c7SDirk Eibach 475*da4833c7SDirk Eibach if (argc < 3) { 476*da4833c7SDirk Eibach cmd_usage(cmdtp); 477*da4833c7SDirk Eibach return 1; 478*da4833c7SDirk Eibach } 479*da4833c7SDirk Eibach 480*da4833c7SDirk Eibach x = simple_strtoul(argv[1], NULL, 16); 481*da4833c7SDirk Eibach y = simple_strtoul(argv[2], NULL, 16); 482*da4833c7SDirk Eibach 483*da4833c7SDirk Eibach if (!x || (x > 64) || (x > MAX_X_CHARS) || 484*da4833c7SDirk Eibach !y || (y > 32) || (y > MAX_Y_CHARS)) { 485*da4833c7SDirk Eibach cmd_usage(cmdtp); 486*da4833c7SDirk Eibach return 1; 487*da4833c7SDirk Eibach } 488*da4833c7SDirk Eibach 489*da4833c7SDirk Eibach for (screen = 0; screen < MAX_OSD_SCREEN; ++screen) { 490*da4833c7SDirk Eibach OSD_SET_REG(screen, xy_size, ((x - 1) << 8) | (y - 1)); 491*da4833c7SDirk Eibach OSD_SET_REG(screen, x_pos, 32767 * (640 - 12 * x) / 65535); 492*da4833c7SDirk Eibach OSD_SET_REG(screen, y_pos, 32767 * (480 - 18 * y) / 65535); 493*da4833c7SDirk Eibach } 494*da4833c7SDirk Eibach 495*da4833c7SDirk Eibach return 0; 496*da4833c7SDirk Eibach } 497*da4833c7SDirk Eibach 498a605ea7eSDirk Eibach U_BOOT_CMD( 499a605ea7eSDirk Eibach osdw, 5, 0, osd_write, 500a605ea7eSDirk Eibach "write 16-bit hex encoded buffer to osd memory", 501a605ea7eSDirk Eibach "pos_x pos_y buffer count\n" 502a605ea7eSDirk Eibach ); 503a605ea7eSDirk Eibach 504a605ea7eSDirk Eibach U_BOOT_CMD( 505a605ea7eSDirk Eibach osdp, 5, 0, osd_print, 506a605ea7eSDirk Eibach "write ASCII buffer to osd memory", 507a605ea7eSDirk Eibach "pos_x pos_y color text\n" 508a605ea7eSDirk Eibach ); 509*da4833c7SDirk Eibach 510*da4833c7SDirk Eibach U_BOOT_CMD( 511*da4833c7SDirk Eibach osdsize, 3, 0, osd_size, 512*da4833c7SDirk Eibach "set OSD XY size in characters", 513*da4833c7SDirk Eibach "size_x(max. " __stringify(MAX_X_CHARS) 514*da4833c7SDirk Eibach ") size_y(max. " __stringify(MAX_Y_CHARS) ")\n" 515*da4833c7SDirk Eibach ); 516