1a605ea7eSDirk Eibach /*
2a605ea7eSDirk Eibach * (C) Copyright 2010
3a605ea7eSDirk Eibach * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4a605ea7eSDirk Eibach *
51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
6a605ea7eSDirk Eibach */
7a605ea7eSDirk Eibach
8a605ea7eSDirk Eibach #include <common.h>
9aba27acfSDirk Eibach #include <i2c.h>
10e50e8968SDirk Eibach #include <malloc.h>
11a605ea7eSDirk Eibach
12a3f9d6c7SDirk Eibach #include "ch7301.h"
133a990bfaSDirk Eibach #include "dp501.h"
142da0fc0dSDirk Eibach #include <gdsys_fpga.h>
15a605ea7eSDirk Eibach
162da0fc0dSDirk Eibach #define ICS8N3QV01_I2C_ADDR 0x6E
176853cc4bSDirk Eibach #define ICS8N3QV01_FREF 114285000
186853cc4bSDirk Eibach #define ICS8N3QV01_FREF_LL 114285000LL
196853cc4bSDirk Eibach #define ICS8N3QV01_F_DEFAULT_0 156250000LL
206853cc4bSDirk Eibach #define ICS8N3QV01_F_DEFAULT_1 125000000LL
216853cc4bSDirk Eibach #define ICS8N3QV01_F_DEFAULT_2 100000000LL
226853cc4bSDirk Eibach #define ICS8N3QV01_F_DEFAULT_3 25175000LL
232da0fc0dSDirk Eibach
242da0fc0dSDirk Eibach #define SIL1178_MASTER_I2C_ADDRESS 0x38
252da0fc0dSDirk Eibach #define SIL1178_SLAVE_I2C_ADDRESS 0x39
262da0fc0dSDirk Eibach
27a605ea7eSDirk Eibach #define PIXCLK_640_480_60 25180000
28da4833c7SDirk Eibach #define MAX_X_CHARS 53
29da4833c7SDirk Eibach #define MAX_Y_CHARS 26
30a605ea7eSDirk Eibach
317ed45d3dSDirk Eibach #ifdef CONFIG_SYS_OSD_DH
327ed45d3dSDirk Eibach #define MAX_OSD_SCREEN 8
337ed45d3dSDirk Eibach #define OSD_DH_BASE 4
347ed45d3dSDirk Eibach #else
357ed45d3dSDirk Eibach #define MAX_OSD_SCREEN 4
367ed45d3dSDirk Eibach #endif
377ed45d3dSDirk Eibach
387ed45d3dSDirk Eibach #ifdef CONFIG_SYS_OSD_DH
397ed45d3dSDirk Eibach #define OSD_SET_REG(screen, fld, val) \
407ed45d3dSDirk Eibach do { \
417ed45d3dSDirk Eibach if (screen >= OSD_DH_BASE) \
427ed45d3dSDirk Eibach FPGA_SET_REG(screen - OSD_DH_BASE, osd1.fld, val); \
437ed45d3dSDirk Eibach else \
447ed45d3dSDirk Eibach FPGA_SET_REG(screen, osd0.fld, val); \
457ed45d3dSDirk Eibach } while (0)
467ed45d3dSDirk Eibach #else
477ed45d3dSDirk Eibach #define OSD_SET_REG(screen, fld, val) \
487ed45d3dSDirk Eibach FPGA_SET_REG(screen, osd0.fld, val)
497ed45d3dSDirk Eibach #endif
507ed45d3dSDirk Eibach
517ed45d3dSDirk Eibach #ifdef CONFIG_SYS_OSD_DH
527ed45d3dSDirk Eibach #define OSD_GET_REG(screen, fld, val) \
537ed45d3dSDirk Eibach do { \
547ed45d3dSDirk Eibach if (screen >= OSD_DH_BASE) \
557ed45d3dSDirk Eibach FPGA_GET_REG(screen - OSD_DH_BASE, osd1.fld, val); \
567ed45d3dSDirk Eibach else \
577ed45d3dSDirk Eibach FPGA_GET_REG(screen, osd0.fld, val); \
587ed45d3dSDirk Eibach } while (0)
597ed45d3dSDirk Eibach #else
607ed45d3dSDirk Eibach #define OSD_GET_REG(screen, fld, val) \
617ed45d3dSDirk Eibach FPGA_GET_REG(screen, osd0.fld, val)
627ed45d3dSDirk Eibach #endif
637ed45d3dSDirk Eibach
640f0c1021SDirk Eibach unsigned int base_width;
650f0c1021SDirk Eibach unsigned int base_height;
660f0c1021SDirk Eibach size_t bufsize;
670f0c1021SDirk Eibach u16 *buf;
680f0c1021SDirk Eibach
697ed45d3dSDirk Eibach unsigned int osd_screen_mask = 0;
70e50e8968SDirk Eibach
713a990bfaSDirk Eibach #ifdef CONFIG_SYS_ICS8N3QV01_I2C
72edfe9feaSDirk Eibach int ics8n3qv01_i2c[] = CONFIG_SYS_ICS8N3QV01_I2C;
73edfe9feaSDirk Eibach #endif
742da0fc0dSDirk Eibach
753a990bfaSDirk Eibach #ifdef CONFIG_SYS_SIL1178_I2C
76edfe9feaSDirk Eibach int sil1178_i2c[] = CONFIG_SYS_SIL1178_I2C;
772da0fc0dSDirk Eibach #endif
782da0fc0dSDirk Eibach
792da0fc0dSDirk Eibach #ifdef CONFIG_SYS_MPC92469AC
mpc92469ac_calc_parameters(unsigned int fout,unsigned int * post_div,unsigned int * feedback_div)80a605ea7eSDirk Eibach static void mpc92469ac_calc_parameters(unsigned int fout,
81a605ea7eSDirk Eibach unsigned int *post_div, unsigned int *feedback_div)
82a605ea7eSDirk Eibach {
83a605ea7eSDirk Eibach unsigned int n = *post_div;
84a605ea7eSDirk Eibach unsigned int m = *feedback_div;
85a605ea7eSDirk Eibach unsigned int a;
86a605ea7eSDirk Eibach unsigned int b = 14745600 / 16;
87a605ea7eSDirk Eibach
88a605ea7eSDirk Eibach if (fout < 50169600)
89a605ea7eSDirk Eibach n = 8;
90a605ea7eSDirk Eibach else if (fout < 100339199)
91a605ea7eSDirk Eibach n = 4;
92a605ea7eSDirk Eibach else if (fout < 200678399)
93a605ea7eSDirk Eibach n = 2;
94a605ea7eSDirk Eibach else
95a605ea7eSDirk Eibach n = 1;
96a605ea7eSDirk Eibach
97a605ea7eSDirk Eibach a = fout * n + (b / 2); /* add b/2 for proper rounding */
98a605ea7eSDirk Eibach
99a605ea7eSDirk Eibach m = a / b;
100a605ea7eSDirk Eibach
101a605ea7eSDirk Eibach *post_div = n;
102a605ea7eSDirk Eibach *feedback_div = m;
103a605ea7eSDirk Eibach }
104a605ea7eSDirk Eibach
mpc92469ac_set(unsigned screen,unsigned int fout)1052da0fc0dSDirk Eibach static void mpc92469ac_set(unsigned screen, unsigned int fout)
106a605ea7eSDirk Eibach {
107a605ea7eSDirk Eibach unsigned int n;
108a605ea7eSDirk Eibach unsigned int m;
109a605ea7eSDirk Eibach unsigned int bitval = 0;
110a605ea7eSDirk Eibach mpc92469ac_calc_parameters(fout, &n, &m);
111a605ea7eSDirk Eibach
112a605ea7eSDirk Eibach switch (n) {
113a605ea7eSDirk Eibach case 1:
114a605ea7eSDirk Eibach bitval = 0x00;
115a605ea7eSDirk Eibach break;
116a605ea7eSDirk Eibach case 2:
117a605ea7eSDirk Eibach bitval = 0x01;
118a605ea7eSDirk Eibach break;
119a605ea7eSDirk Eibach case 4:
120a605ea7eSDirk Eibach bitval = 0x02;
121a605ea7eSDirk Eibach break;
122a605ea7eSDirk Eibach case 8:
123a605ea7eSDirk Eibach bitval = 0x03;
124a605ea7eSDirk Eibach break;
125a605ea7eSDirk Eibach }
126a605ea7eSDirk Eibach
127aba27acfSDirk Eibach FPGA_SET_REG(screen, mpc3w_control, (bitval << 9) | m);
1282da0fc0dSDirk Eibach }
1292da0fc0dSDirk Eibach #endif
1302da0fc0dSDirk Eibach
1313a990bfaSDirk Eibach #ifdef CONFIG_SYS_ICS8N3QV01_I2C
1326853cc4bSDirk Eibach
ics8n3qv01_get_fout_calc(unsigned index)133edfe9feaSDirk Eibach static unsigned int ics8n3qv01_get_fout_calc(unsigned index)
1346853cc4bSDirk Eibach {
1356853cc4bSDirk Eibach unsigned long long n;
1366853cc4bSDirk Eibach unsigned long long mint;
1376853cc4bSDirk Eibach unsigned long long mfrac;
1386853cc4bSDirk Eibach u8 reg_a, reg_b, reg_c, reg_d, reg_f;
1396853cc4bSDirk Eibach unsigned long long fout_calc;
1406853cc4bSDirk Eibach
1416853cc4bSDirk Eibach if (index > 3)
1426853cc4bSDirk Eibach return 0;
1436853cc4bSDirk Eibach
144edfe9feaSDirk Eibach reg_a = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 0 + index);
145edfe9feaSDirk Eibach reg_b = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 4 + index);
146edfe9feaSDirk Eibach reg_c = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 8 + index);
147edfe9feaSDirk Eibach reg_d = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 12 + index);
148edfe9feaSDirk Eibach reg_f = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 20 + index);
1496853cc4bSDirk Eibach
1506853cc4bSDirk Eibach mint = ((reg_a >> 1) & 0x1f) | (reg_f & 0x20);
1516853cc4bSDirk Eibach mfrac = ((reg_a & 0x01) << 17) | (reg_b << 9) | (reg_c << 1)
1526853cc4bSDirk Eibach | (reg_d >> 7);
1536853cc4bSDirk Eibach n = reg_d & 0x7f;
1546853cc4bSDirk Eibach
1556853cc4bSDirk Eibach fout_calc = (mint * ICS8N3QV01_FREF_LL
1566853cc4bSDirk Eibach + mfrac * ICS8N3QV01_FREF_LL / 262144LL
1576853cc4bSDirk Eibach + ICS8N3QV01_FREF_LL / 524288LL
1586853cc4bSDirk Eibach + n / 2)
1596853cc4bSDirk Eibach / n
1606853cc4bSDirk Eibach * 1000000
1616853cc4bSDirk Eibach / (1000000 - 100);
1626853cc4bSDirk Eibach
1636853cc4bSDirk Eibach return fout_calc;
1646853cc4bSDirk Eibach }
1656853cc4bSDirk Eibach
1666853cc4bSDirk Eibach
ics8n3qv01_calc_parameters(unsigned int fout,unsigned int * _mint,unsigned int * _mfrac,unsigned int * _n)1672da0fc0dSDirk Eibach static void ics8n3qv01_calc_parameters(unsigned int fout,
1682da0fc0dSDirk Eibach unsigned int *_mint, unsigned int *_mfrac,
1692da0fc0dSDirk Eibach unsigned int *_n)
1702da0fc0dSDirk Eibach {
1712da0fc0dSDirk Eibach unsigned int n;
1722da0fc0dSDirk Eibach unsigned int foutiic;
1732da0fc0dSDirk Eibach unsigned int fvcoiic;
1742da0fc0dSDirk Eibach unsigned int mint;
1752da0fc0dSDirk Eibach unsigned long long mfrac;
1762da0fc0dSDirk Eibach
1776853cc4bSDirk Eibach n = (2215000000U + fout / 2) / fout;
1782da0fc0dSDirk Eibach if ((n & 1) && (n > 5))
1792da0fc0dSDirk Eibach n -= 1;
1802da0fc0dSDirk Eibach
1812da0fc0dSDirk Eibach foutiic = fout - (fout / 10000);
1822da0fc0dSDirk Eibach fvcoiic = foutiic * n;
1832da0fc0dSDirk Eibach
1842da0fc0dSDirk Eibach mint = fvcoiic / 114285000;
1852da0fc0dSDirk Eibach if ((mint < 17) || (mint > 63))
1862da0fc0dSDirk Eibach printf("ics8n3qv01_calc_parameters: cannot determine mint\n");
1872da0fc0dSDirk Eibach
1882da0fc0dSDirk Eibach mfrac = ((unsigned long long)fvcoiic % 114285000LL) * 262144LL
1892da0fc0dSDirk Eibach / 114285000LL;
1902da0fc0dSDirk Eibach
1912da0fc0dSDirk Eibach *_mint = mint;
1922da0fc0dSDirk Eibach *_mfrac = mfrac;
1932da0fc0dSDirk Eibach *_n = n;
194a605ea7eSDirk Eibach }
195a605ea7eSDirk Eibach
ics8n3qv01_set(unsigned int fout)196edfe9feaSDirk Eibach static void ics8n3qv01_set(unsigned int fout)
197a605ea7eSDirk Eibach {
1982da0fc0dSDirk Eibach unsigned int n;
1992da0fc0dSDirk Eibach unsigned int mint;
2002da0fc0dSDirk Eibach unsigned int mfrac;
2016853cc4bSDirk Eibach unsigned int fout_calc;
2026853cc4bSDirk Eibach unsigned long long fout_prog;
2036853cc4bSDirk Eibach long long off_ppm;
2042da0fc0dSDirk Eibach u8 reg0, reg4, reg8, reg12, reg18, reg20;
2052da0fc0dSDirk Eibach
206edfe9feaSDirk Eibach fout_calc = ics8n3qv01_get_fout_calc(1);
2076853cc4bSDirk Eibach off_ppm = (fout_calc - ICS8N3QV01_F_DEFAULT_1) * 1000000
2086853cc4bSDirk Eibach / ICS8N3QV01_F_DEFAULT_1;
2096853cc4bSDirk Eibach printf(" PLL is off by %lld ppm\n", off_ppm);
2106853cc4bSDirk Eibach fout_prog = (unsigned long long)fout * (unsigned long long)fout_calc
2116853cc4bSDirk Eibach / ICS8N3QV01_F_DEFAULT_1;
2126853cc4bSDirk Eibach ics8n3qv01_calc_parameters(fout_prog, &mint, &mfrac, &n);
2132da0fc0dSDirk Eibach
214edfe9feaSDirk Eibach reg0 = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 0) & 0xc0;
2152da0fc0dSDirk Eibach reg0 |= (mint & 0x1f) << 1;
2162da0fc0dSDirk Eibach reg0 |= (mfrac >> 17) & 0x01;
217edfe9feaSDirk Eibach i2c_reg_write(ICS8N3QV01_I2C_ADDR, 0, reg0);
2182da0fc0dSDirk Eibach
2192da0fc0dSDirk Eibach reg4 = mfrac >> 9;
220edfe9feaSDirk Eibach i2c_reg_write(ICS8N3QV01_I2C_ADDR, 4, reg4);
2212da0fc0dSDirk Eibach
2222da0fc0dSDirk Eibach reg8 = mfrac >> 1;
223edfe9feaSDirk Eibach i2c_reg_write(ICS8N3QV01_I2C_ADDR, 8, reg8);
2242da0fc0dSDirk Eibach
2252da0fc0dSDirk Eibach reg12 = mfrac << 7;
2262da0fc0dSDirk Eibach reg12 |= n & 0x7f;
227edfe9feaSDirk Eibach i2c_reg_write(ICS8N3QV01_I2C_ADDR, 12, reg12);
2282da0fc0dSDirk Eibach
229edfe9feaSDirk Eibach reg18 = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 18) & 0x03;
2302da0fc0dSDirk Eibach reg18 |= 0x20;
231edfe9feaSDirk Eibach i2c_reg_write(ICS8N3QV01_I2C_ADDR, 18, reg18);
2322da0fc0dSDirk Eibach
233edfe9feaSDirk Eibach reg20 = i2c_reg_read(ICS8N3QV01_I2C_ADDR, 20) & 0x1f;
2342da0fc0dSDirk Eibach reg20 |= mint & (1 << 5);
235edfe9feaSDirk Eibach i2c_reg_write(ICS8N3QV01_I2C_ADDR, 20, reg20);
2362da0fc0dSDirk Eibach }
2372da0fc0dSDirk Eibach #endif
2382da0fc0dSDirk Eibach
osd_write_videomem(unsigned screen,unsigned offset,u16 * data,size_t charcount)2392da0fc0dSDirk Eibach static int osd_write_videomem(unsigned screen, unsigned offset,
2402da0fc0dSDirk Eibach u16 *data, size_t charcount)
2412da0fc0dSDirk Eibach {
242a605ea7eSDirk Eibach unsigned int k;
243a605ea7eSDirk Eibach
244a605ea7eSDirk Eibach for (k = 0; k < charcount; ++k) {
2450f0c1021SDirk Eibach if (offset + k >= bufsize)
246a605ea7eSDirk Eibach return -1;
2477ed45d3dSDirk Eibach #ifdef CONFIG_SYS_OSD_DH
2487ed45d3dSDirk Eibach if (screen >= OSD_DH_BASE)
2497ed45d3dSDirk Eibach FPGA_SET_REG(screen - OSD_DH_BASE,
2507ed45d3dSDirk Eibach videomem1[offset + k], data[k]);
2517ed45d3dSDirk Eibach else
2527ed45d3dSDirk Eibach FPGA_SET_REG(screen, videomem0[offset + k], data[k]);
2537ed45d3dSDirk Eibach #else
2547ed45d3dSDirk Eibach FPGA_SET_REG(screen, videomem0[offset + k], data[k]);
2557ed45d3dSDirk Eibach #endif
256a605ea7eSDirk Eibach }
257a605ea7eSDirk Eibach
258a605ea7eSDirk Eibach return charcount;
259a605ea7eSDirk Eibach }
260a605ea7eSDirk Eibach
osd_print(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])261a605ea7eSDirk Eibach static int osd_print(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
262a605ea7eSDirk Eibach {
2632da0fc0dSDirk Eibach unsigned screen;
2642da0fc0dSDirk Eibach
2657ed45d3dSDirk Eibach if (argc < 5) {
2667ed45d3dSDirk Eibach cmd_usage(cmdtp);
2677ed45d3dSDirk Eibach return 1;
2687ed45d3dSDirk Eibach }
2697ed45d3dSDirk Eibach
2707ed45d3dSDirk Eibach for (screen = 0; screen < MAX_OSD_SCREEN; ++screen) {
271a605ea7eSDirk Eibach unsigned x;
272a605ea7eSDirk Eibach unsigned y;
273a605ea7eSDirk Eibach unsigned charcount;
274a605ea7eSDirk Eibach unsigned len;
275a605ea7eSDirk Eibach u8 color;
276a605ea7eSDirk Eibach unsigned int k;
277a605ea7eSDirk Eibach char *text;
2782da0fc0dSDirk Eibach int res;
279a605ea7eSDirk Eibach
2807ed45d3dSDirk Eibach if (!(osd_screen_mask & (1 << screen)))
2817ed45d3dSDirk Eibach continue;
282a605ea7eSDirk Eibach
283a605ea7eSDirk Eibach x = simple_strtoul(argv[1], NULL, 16);
284a605ea7eSDirk Eibach y = simple_strtoul(argv[2], NULL, 16);
285a605ea7eSDirk Eibach color = simple_strtoul(argv[3], NULL, 16);
286a605ea7eSDirk Eibach text = argv[4];
287a605ea7eSDirk Eibach charcount = strlen(text);
2880f0c1021SDirk Eibach len = (charcount > bufsize) ? bufsize : charcount;
289a605ea7eSDirk Eibach
290a605ea7eSDirk Eibach for (k = 0; k < len; ++k)
291a605ea7eSDirk Eibach buf[k] = (text[k] << 8) | color;
292a605ea7eSDirk Eibach
2930f0c1021SDirk Eibach res = osd_write_videomem(screen, y * base_width + x, buf, len);
2942da0fc0dSDirk Eibach if (res < 0)
2952da0fc0dSDirk Eibach return res;
296acff73fdSDirk Eibach
297acff73fdSDirk Eibach OSD_SET_REG(screen, control, 0x0049);
298a605ea7eSDirk Eibach }
299a605ea7eSDirk Eibach
3002da0fc0dSDirk Eibach return 0;
3012da0fc0dSDirk Eibach }
3022da0fc0dSDirk Eibach
osd_probe(unsigned screen)3032da0fc0dSDirk Eibach int osd_probe(unsigned screen)
304a605ea7eSDirk Eibach {
305aba27acfSDirk Eibach u16 version;
306aba27acfSDirk Eibach u16 features;
307e50e8968SDirk Eibach int old_bus = i2c_get_bus_num();
3083a990bfaSDirk Eibach bool pixclock_present = false;
3093a990bfaSDirk Eibach bool output_driver_present = false;
310a605ea7eSDirk Eibach
3117ed45d3dSDirk Eibach OSD_GET_REG(0, version, &version);
3127ed45d3dSDirk Eibach OSD_GET_REG(0, features, &features);
313aba27acfSDirk Eibach
3140f0c1021SDirk Eibach base_width = ((features & 0x3f00) >> 8) + 1;
3150f0c1021SDirk Eibach base_height = (features & 0x001f) + 1;
3160f0c1021SDirk Eibach bufsize = base_width * base_height;
3170f0c1021SDirk Eibach buf = malloc(sizeof(u16) * bufsize);
3180f0c1021SDirk Eibach if (!buf)
3190f0c1021SDirk Eibach return -1;
320a605ea7eSDirk Eibach
3217ed45d3dSDirk Eibach #ifdef CONFIG_SYS_OSD_DH
3227ed45d3dSDirk Eibach printf("OSD%d-%d: Digital-OSD version %01d.%02d, %d" "x%d characters\n",
3237ed45d3dSDirk Eibach (screen >= OSD_DH_BASE) ? (screen - OSD_DH_BASE) : screen,
3247ed45d3dSDirk Eibach (screen > 3) ? 1 : 0, version/100, version%100, base_width,
3257ed45d3dSDirk Eibach base_height);
3267ed45d3dSDirk Eibach #else
3272da0fc0dSDirk Eibach printf("OSD%d: Digital-OSD version %01d.%02d, %d" "x%d characters\n",
3280f0c1021SDirk Eibach screen, version/100, version%100, base_width, base_height);
3297ed45d3dSDirk Eibach #endif
3303a990bfaSDirk Eibach /* setup pixclock */
3313a990bfaSDirk Eibach
3323a990bfaSDirk Eibach #ifdef CONFIG_SYS_MPC92469AC
3333a990bfaSDirk Eibach pixclock_present = true;
3343a990bfaSDirk Eibach mpc92469ac_set(screen, PIXCLK_640_480_60);
3353a990bfaSDirk Eibach #endif
3363a990bfaSDirk Eibach
3373a990bfaSDirk Eibach #ifdef CONFIG_SYS_ICS8N3QV01_I2C
3383a990bfaSDirk Eibach i2c_set_bus_num(ics8n3qv01_i2c[screen]);
3393a990bfaSDirk Eibach if (!i2c_probe(ICS8N3QV01_I2C_ADDR)) {
3403a990bfaSDirk Eibach ics8n3qv01_set(PIXCLK_640_480_60);
3413a990bfaSDirk Eibach pixclock_present = true;
342a605ea7eSDirk Eibach }
3433a990bfaSDirk Eibach #endif
3443a990bfaSDirk Eibach
3453a990bfaSDirk Eibach if (!pixclock_present)
3463a990bfaSDirk Eibach printf(" no pixelclock found\n");
3473a990bfaSDirk Eibach
3483a990bfaSDirk Eibach /* setup output driver */
3493a990bfaSDirk Eibach
3503a990bfaSDirk Eibach #ifdef CONFIG_SYS_CH7301_I2C
351a3f9d6c7SDirk Eibach if (!ch7301_probe(screen, true))
3523a990bfaSDirk Eibach output_driver_present = true;
3533a990bfaSDirk Eibach #endif
3543a990bfaSDirk Eibach
3553a990bfaSDirk Eibach #ifdef CONFIG_SYS_SIL1178_I2C
3563a990bfaSDirk Eibach i2c_set_bus_num(sil1178_i2c[screen]);
3573a990bfaSDirk Eibach if (!i2c_probe(SIL1178_SLAVE_I2C_ADDRESS)) {
358a61762d2SDirk Eibach if (i2c_reg_read(SIL1178_SLAVE_I2C_ADDRESS, 0x02) == 0x06) {
3593a990bfaSDirk Eibach /*
3603a990bfaSDirk Eibach * magic initialization sequence,
3613a990bfaSDirk Eibach * adapted from datasheet
3623a990bfaSDirk Eibach */
363edfe9feaSDirk Eibach i2c_reg_write(SIL1178_SLAVE_I2C_ADDRESS, 0x08, 0x36);
364edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0f, 0x44);
365edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0f, 0x4c);
366edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0e, 0x10);
367edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0a, 0x80);
368edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x09, 0x30);
369edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0c, 0x89);
370edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x0d, 0x60);
371edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x08, 0x36);
372edfe9feaSDirk Eibach i2c_reg_write(SIL1178_MASTER_I2C_ADDRESS, 0x08, 0x37);
3733a990bfaSDirk Eibach output_driver_present = true;
3743a990bfaSDirk Eibach }
3753a990bfaSDirk Eibach }
3762da0fc0dSDirk Eibach #endif
3772da0fc0dSDirk Eibach
3783a990bfaSDirk Eibach #ifdef CONFIG_SYS_DP501_I2C
379e9cb21d0SDirk Eibach if (!dp501_probe(screen, true))
3803a990bfaSDirk Eibach output_driver_present = true;
3813a990bfaSDirk Eibach #endif
3823a990bfaSDirk Eibach
3833a990bfaSDirk Eibach if (!output_driver_present)
3843a990bfaSDirk Eibach printf(" no output driver found\n");
3853a990bfaSDirk Eibach
3867ed45d3dSDirk Eibach OSD_SET_REG(screen, xy_size, ((32 - 1) << 8) | (16 - 1));
3877ed45d3dSDirk Eibach OSD_SET_REG(screen, x_pos, 0x007f);
3887ed45d3dSDirk Eibach OSD_SET_REG(screen, y_pos, 0x005f);
389aba27acfSDirk Eibach
3907ed45d3dSDirk Eibach if (pixclock_present && output_driver_present)
3917ed45d3dSDirk Eibach osd_screen_mask |= 1 << screen;
392a605ea7eSDirk Eibach
393edfe9feaSDirk Eibach i2c_set_bus_num(old_bus);
394edfe9feaSDirk Eibach
395a605ea7eSDirk Eibach return 0;
396a605ea7eSDirk Eibach }
397a605ea7eSDirk Eibach
osd_write(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])398a605ea7eSDirk Eibach int osd_write(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
399a605ea7eSDirk Eibach {
4002da0fc0dSDirk Eibach unsigned screen;
4012da0fc0dSDirk Eibach
4027ed45d3dSDirk Eibach if ((argc < 4) || (strlen(argv[3]) % 4)) {
4037ed45d3dSDirk Eibach cmd_usage(cmdtp);
4047ed45d3dSDirk Eibach return 1;
4057ed45d3dSDirk Eibach }
4067ed45d3dSDirk Eibach
4077ed45d3dSDirk Eibach for (screen = 0; screen < MAX_OSD_SCREEN; ++screen) {
408a605ea7eSDirk Eibach unsigned x;
409a605ea7eSDirk Eibach unsigned y;
410a605ea7eSDirk Eibach unsigned k;
4110f0c1021SDirk Eibach u16 buffer[base_width];
412a605ea7eSDirk Eibach char *rp;
413a605ea7eSDirk Eibach u16 *wp = buffer;
4142da0fc0dSDirk Eibach unsigned count = (argc > 4) ?
4152da0fc0dSDirk Eibach simple_strtoul(argv[4], NULL, 16) : 1;
416a605ea7eSDirk Eibach
4177ed45d3dSDirk Eibach if (!(osd_screen_mask & (1 << screen)))
4187ed45d3dSDirk Eibach continue;
419a605ea7eSDirk Eibach
420a605ea7eSDirk Eibach x = simple_strtoul(argv[1], NULL, 16);
421a605ea7eSDirk Eibach y = simple_strtoul(argv[2], NULL, 16);
422a605ea7eSDirk Eibach rp = argv[3];
423a605ea7eSDirk Eibach
424a605ea7eSDirk Eibach
425a605ea7eSDirk Eibach while (*rp) {
426a605ea7eSDirk Eibach char substr[5];
427a605ea7eSDirk Eibach
428a605ea7eSDirk Eibach memcpy(substr, rp, 4);
429a605ea7eSDirk Eibach substr[4] = 0;
430a605ea7eSDirk Eibach *wp = simple_strtoul(substr, NULL, 16);
431a605ea7eSDirk Eibach
432a605ea7eSDirk Eibach rp += 4;
433a605ea7eSDirk Eibach wp++;
4340f0c1021SDirk Eibach if (wp - buffer > base_width)
435a605ea7eSDirk Eibach break;
436a605ea7eSDirk Eibach }
437a605ea7eSDirk Eibach
438a605ea7eSDirk Eibach for (k = 0; k < count; ++k) {
4392da0fc0dSDirk Eibach unsigned offset =
4400f0c1021SDirk Eibach y * base_width + x + k * (wp - buffer);
4412da0fc0dSDirk Eibach osd_write_videomem(screen, offset, buffer,
4422da0fc0dSDirk Eibach wp - buffer);
4432da0fc0dSDirk Eibach }
444acff73fdSDirk Eibach
445acff73fdSDirk Eibach OSD_SET_REG(screen, control, 0x0049);
446a605ea7eSDirk Eibach }
447a605ea7eSDirk Eibach
448a605ea7eSDirk Eibach return 0;
449a605ea7eSDirk Eibach }
450a605ea7eSDirk Eibach
osd_size(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])451da4833c7SDirk Eibach int osd_size(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
452da4833c7SDirk Eibach {
453da4833c7SDirk Eibach unsigned screen;
454da4833c7SDirk Eibach unsigned x;
455da4833c7SDirk Eibach unsigned y;
456da4833c7SDirk Eibach
457da4833c7SDirk Eibach if (argc < 3) {
458da4833c7SDirk Eibach cmd_usage(cmdtp);
459da4833c7SDirk Eibach return 1;
460da4833c7SDirk Eibach }
461da4833c7SDirk Eibach
462da4833c7SDirk Eibach x = simple_strtoul(argv[1], NULL, 16);
463da4833c7SDirk Eibach y = simple_strtoul(argv[2], NULL, 16);
464da4833c7SDirk Eibach
465da4833c7SDirk Eibach if (!x || (x > 64) || (x > MAX_X_CHARS) ||
466da4833c7SDirk Eibach !y || (y > 32) || (y > MAX_Y_CHARS)) {
467da4833c7SDirk Eibach cmd_usage(cmdtp);
468da4833c7SDirk Eibach return 1;
469da4833c7SDirk Eibach }
470da4833c7SDirk Eibach
471da4833c7SDirk Eibach for (screen = 0; screen < MAX_OSD_SCREEN; ++screen) {
472*df3223f9SDirk Eibach if (!(osd_screen_mask & (1 << screen)))
473*df3223f9SDirk Eibach continue;
474*df3223f9SDirk Eibach
475da4833c7SDirk Eibach OSD_SET_REG(screen, xy_size, ((x - 1) << 8) | (y - 1));
476da4833c7SDirk Eibach OSD_SET_REG(screen, x_pos, 32767 * (640 - 12 * x) / 65535);
477da4833c7SDirk Eibach OSD_SET_REG(screen, y_pos, 32767 * (480 - 18 * y) / 65535);
478da4833c7SDirk Eibach }
479da4833c7SDirk Eibach
480da4833c7SDirk Eibach return 0;
481da4833c7SDirk Eibach }
482da4833c7SDirk Eibach
483a605ea7eSDirk Eibach U_BOOT_CMD(
484a605ea7eSDirk Eibach osdw, 5, 0, osd_write,
485a605ea7eSDirk Eibach "write 16-bit hex encoded buffer to osd memory",
486a605ea7eSDirk Eibach "pos_x pos_y buffer count\n"
487a605ea7eSDirk Eibach );
488a605ea7eSDirk Eibach
489a605ea7eSDirk Eibach U_BOOT_CMD(
490a605ea7eSDirk Eibach osdp, 5, 0, osd_print,
491a605ea7eSDirk Eibach "write ASCII buffer to osd memory",
492a605ea7eSDirk Eibach "pos_x pos_y color text\n"
493a605ea7eSDirk Eibach );
494da4833c7SDirk Eibach
495da4833c7SDirk Eibach U_BOOT_CMD(
496da4833c7SDirk Eibach osdsize, 3, 0, osd_size,
497da4833c7SDirk Eibach "set OSD XY size in characters",
498da4833c7SDirk Eibach "size_x(max. " __stringify(MAX_X_CHARS)
499da4833c7SDirk Eibach ") size_y(max. " __stringify(MAX_Y_CHARS) ")\n"
500da4833c7SDirk Eibach );
501