160083261SDirk Eibach /*
260083261SDirk Eibach * Copyright (C) 2015 Stefan Roese <sr@denx.de>
360083261SDirk Eibach * Copyright (C) 2016 Mario Six <mario.six@gdsys.cc>
460083261SDirk Eibach *
560083261SDirk Eibach * SPDX-License-Identifier: GPL-2.0+
660083261SDirk Eibach */
760083261SDirk Eibach
860083261SDirk Eibach #include <common.h>
960083261SDirk Eibach #include <dm.h>
1060083261SDirk Eibach #include <miiphy.h>
1160083261SDirk Eibach #include <tpm.h>
1260083261SDirk Eibach #include <asm/io.h>
1360083261SDirk Eibach #include <asm/arch/cpu.h>
1460083261SDirk Eibach #include <asm-generic/gpio.h>
1560083261SDirk Eibach
1660083261SDirk Eibach #include "../drivers/ddr/marvell/a38x/ddr3_a38x_topology.h"
1760083261SDirk Eibach #include "../arch/arm/mach-mvebu/serdes/a38x/high_speed_env_spec.h"
1860083261SDirk Eibach
1960083261SDirk Eibach #include "keyprogram.h"
2060083261SDirk Eibach #include "dt_helpers.h"
2160083261SDirk Eibach #include "hydra.h"
2260083261SDirk Eibach #include "ihs_phys.h"
2360083261SDirk Eibach
2460083261SDirk Eibach DECLARE_GLOBAL_DATA_PTR;
2560083261SDirk Eibach
2660083261SDirk Eibach #define ETH_PHY_CTRL_REG 0
2760083261SDirk Eibach #define ETH_PHY_CTRL_POWER_DOWN_BIT 11
2860083261SDirk Eibach #define ETH_PHY_CTRL_POWER_DOWN_MASK (1 << ETH_PHY_CTRL_POWER_DOWN_BIT)
2960083261SDirk Eibach
3060083261SDirk Eibach #define DB_GP_88F68XX_GPP_OUT_ENA_LOW 0x7fffffff
3160083261SDirk Eibach #define DB_GP_88F68XX_GPP_OUT_ENA_MID 0xffffefff
3260083261SDirk Eibach
3360083261SDirk Eibach #define DB_GP_88F68XX_GPP_OUT_VAL_LOW 0x0
3460083261SDirk Eibach #define DB_GP_88F68XX_GPP_OUT_VAL_MID 0x00001000
3560083261SDirk Eibach #define DB_GP_88F68XX_GPP_POL_LOW 0x0
3660083261SDirk Eibach #define DB_GP_88F68XX_GPP_POL_MID 0x0
3760083261SDirk Eibach
3860083261SDirk Eibach /*
3960083261SDirk Eibach * Define the DDR layout / topology here in the board file. This will
4060083261SDirk Eibach * be used by the DDR3 init code in the SPL U-Boot version to configure
4160083261SDirk Eibach * the DDR3 controller.
4260083261SDirk Eibach */
4360083261SDirk Eibach static struct hws_topology_map ddr_topology_map = {
4460083261SDirk Eibach 0x1, /* active interfaces */
4560083261SDirk Eibach /* cs_mask, mirror, dqs_swap, ck_swap X PUPs */
4660083261SDirk Eibach { { { {0x1, 0, 0, 0},
4760083261SDirk Eibach {0x1, 0, 0, 0},
4860083261SDirk Eibach {0x1, 0, 0, 0},
4960083261SDirk Eibach {0x1, 0, 0, 0},
5060083261SDirk Eibach {0x1, 0, 0, 0} },
5160083261SDirk Eibach SPEED_BIN_DDR_1600K, /* speed_bin */
5260083261SDirk Eibach BUS_WIDTH_16, /* memory_width */
5360083261SDirk Eibach MEM_4G, /* mem_size */
5460083261SDirk Eibach DDR_FREQ_533, /* frequency */
5560083261SDirk Eibach 0, 0, /* cas_l cas_wl */
56*90bcc3d3SMarek Behún HWS_TEMP_LOW, /* temperature */
57*90bcc3d3SMarek Behún HWS_TIM_DEFAULT} }, /* timing */
5860083261SDirk Eibach 5, /* Num Of Bus Per Interface*/
5960083261SDirk Eibach BUS_MASK_32BIT /* Busses mask */
6060083261SDirk Eibach };
6160083261SDirk Eibach
6260083261SDirk Eibach static struct serdes_map serdes_topology_map[] = {
6360083261SDirk Eibach {SGMII0, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0},
6460083261SDirk Eibach {USB3_HOST0, SERDES_SPEED_5_GBPS, SERDES_DEFAULT_MODE, 0, 0},
6560083261SDirk Eibach /* SATA tx polarity is inverted */
6660083261SDirk Eibach {SATA1, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 1},
6760083261SDirk Eibach {SGMII2, SERDES_SPEED_1_25_GBPS, SERDES_DEFAULT_MODE, 0, 0},
6860083261SDirk Eibach {DEFAULT_SERDES, SERDES_SPEED_3_GBPS, SERDES_DEFAULT_MODE, 0, 0},
6960083261SDirk Eibach {PEX2, SERDES_SPEED_5_GBPS, PEX_ROOT_COMPLEX_X1, 0, 0}
7060083261SDirk Eibach };
7160083261SDirk Eibach
hws_board_topology_load(struct serdes_map ** serdes_map_array,u8 * count)7260083261SDirk Eibach int hws_board_topology_load(struct serdes_map **serdes_map_array, u8 *count)
7360083261SDirk Eibach {
7460083261SDirk Eibach *serdes_map_array = serdes_topology_map;
7560083261SDirk Eibach *count = ARRAY_SIZE(serdes_topology_map);
7660083261SDirk Eibach return 0;
7760083261SDirk Eibach }
7860083261SDirk Eibach
board_pex_config(void)7960083261SDirk Eibach void board_pex_config(void)
8060083261SDirk Eibach {
8160083261SDirk Eibach #ifdef CONFIG_SPL_BUILD
8260083261SDirk Eibach uint k;
8360083261SDirk Eibach struct gpio_desc gpio = {};
8460083261SDirk Eibach
8560083261SDirk Eibach if (!request_gpio_by_name(&gpio, "pca9698@22", 31, "fpga-program-gpio")) {
8660083261SDirk Eibach /* prepare FPGA reconfiguration */
8760083261SDirk Eibach dm_gpio_set_dir_flags(&gpio, GPIOD_IS_OUT);
8860083261SDirk Eibach dm_gpio_set_value(&gpio, 0);
8960083261SDirk Eibach
9060083261SDirk Eibach /* give lunatic PCIe clock some time to stabilize */
9160083261SDirk Eibach mdelay(500);
9260083261SDirk Eibach
9360083261SDirk Eibach /* start FPGA reconfiguration */
9460083261SDirk Eibach dm_gpio_set_dir_flags(&gpio, GPIOD_IS_IN);
9560083261SDirk Eibach }
9660083261SDirk Eibach
9760083261SDirk Eibach /* wait for FPGA done */
9860083261SDirk Eibach if (!request_gpio_by_name(&gpio, "pca9698@22", 19, "fpga-done-gpio")) {
9960083261SDirk Eibach for (k = 0; k < 20; ++k) {
10060083261SDirk Eibach if (dm_gpio_get_value(&gpio)) {
10160083261SDirk Eibach printf("FPGA done after %u rounds\n", k);
10260083261SDirk Eibach break;
10360083261SDirk Eibach }
10460083261SDirk Eibach mdelay(100);
10560083261SDirk Eibach }
10660083261SDirk Eibach }
10760083261SDirk Eibach
10860083261SDirk Eibach /* disable FPGA reset */
10960083261SDirk Eibach if (!request_gpio_by_name(&gpio, "gpio@18100", 6, "cpu-to-fpga-reset")) {
11060083261SDirk Eibach dm_gpio_set_dir_flags(&gpio, GPIOD_IS_OUT);
11160083261SDirk Eibach dm_gpio_set_value(&gpio, 1);
11260083261SDirk Eibach }
11360083261SDirk Eibach
11460083261SDirk Eibach /* wait for FPGA ready */
11560083261SDirk Eibach if (!request_gpio_by_name(&gpio, "pca9698@22", 27, "fpga-ready-gpio")) {
11660083261SDirk Eibach for (k = 0; k < 2; ++k) {
11760083261SDirk Eibach if (!dm_gpio_get_value(&gpio))
11860083261SDirk Eibach break;
11960083261SDirk Eibach mdelay(100);
12060083261SDirk Eibach }
12160083261SDirk Eibach }
12260083261SDirk Eibach #endif
12360083261SDirk Eibach }
12460083261SDirk Eibach
ddr3_get_topology_map(void)12560083261SDirk Eibach struct hws_topology_map *ddr3_get_topology_map(void)
12660083261SDirk Eibach {
12760083261SDirk Eibach return &ddr_topology_map;
12860083261SDirk Eibach }
12960083261SDirk Eibach
board_early_init_f(void)13060083261SDirk Eibach int board_early_init_f(void)
13160083261SDirk Eibach {
13260083261SDirk Eibach #ifdef CONFIG_SPL_BUILD
13360083261SDirk Eibach /* Configure MPP */
13460083261SDirk Eibach writel(0x00111111, MVEBU_MPP_BASE + 0x00);
13560083261SDirk Eibach writel(0x40040000, MVEBU_MPP_BASE + 0x04);
13660083261SDirk Eibach writel(0x00466444, MVEBU_MPP_BASE + 0x08);
13760083261SDirk Eibach writel(0x00043300, MVEBU_MPP_BASE + 0x0c);
13860083261SDirk Eibach writel(0x44400000, MVEBU_MPP_BASE + 0x10);
13960083261SDirk Eibach writel(0x20000334, MVEBU_MPP_BASE + 0x14);
14060083261SDirk Eibach writel(0x40000000, MVEBU_MPP_BASE + 0x18);
14160083261SDirk Eibach writel(0x00004444, MVEBU_MPP_BASE + 0x1c);
14260083261SDirk Eibach
14360083261SDirk Eibach /* Set GPP Out value */
14460083261SDirk Eibach writel(DB_GP_88F68XX_GPP_OUT_VAL_LOW, MVEBU_GPIO0_BASE + 0x00);
14560083261SDirk Eibach writel(DB_GP_88F68XX_GPP_OUT_VAL_MID, MVEBU_GPIO1_BASE + 0x00);
14660083261SDirk Eibach
14760083261SDirk Eibach /* Set GPP Polarity */
14860083261SDirk Eibach writel(DB_GP_88F68XX_GPP_POL_LOW, MVEBU_GPIO0_BASE + 0x0c);
14960083261SDirk Eibach writel(DB_GP_88F68XX_GPP_POL_MID, MVEBU_GPIO1_BASE + 0x0c);
15060083261SDirk Eibach
15160083261SDirk Eibach /* Set GPP Out Enable */
15260083261SDirk Eibach writel(DB_GP_88F68XX_GPP_OUT_ENA_LOW, MVEBU_GPIO0_BASE + 0x04);
15360083261SDirk Eibach writel(DB_GP_88F68XX_GPP_OUT_ENA_MID, MVEBU_GPIO1_BASE + 0x04);
15460083261SDirk Eibach #endif
15560083261SDirk Eibach
15660083261SDirk Eibach return 0;
15760083261SDirk Eibach }
15860083261SDirk Eibach
board_init(void)15960083261SDirk Eibach int board_init(void)
16060083261SDirk Eibach {
16160083261SDirk Eibach /* Address of boot parameters */
16260083261SDirk Eibach gd->bd->bi_boot_params = mvebu_sdram_bar(0) + 0x100;
16360083261SDirk Eibach
16460083261SDirk Eibach return 0;
16560083261SDirk Eibach }
16660083261SDirk Eibach
16760083261SDirk Eibach #ifndef CONFIG_SPL_BUILD
init_host_phys(struct mii_dev * bus)16860083261SDirk Eibach void init_host_phys(struct mii_dev *bus)
16960083261SDirk Eibach {
17060083261SDirk Eibach uint k;
17160083261SDirk Eibach
17260083261SDirk Eibach for (k = 0; k < 2; ++k) {
17360083261SDirk Eibach struct phy_device *phydev;
17460083261SDirk Eibach
17560083261SDirk Eibach phydev = phy_find_by_mask(bus, 1 << k,
17660083261SDirk Eibach PHY_INTERFACE_MODE_SGMII);
17760083261SDirk Eibach
17860083261SDirk Eibach if (phydev)
17960083261SDirk Eibach phy_config(phydev);
18060083261SDirk Eibach }
18160083261SDirk Eibach }
18260083261SDirk Eibach
ccdc_eth_init(void)18360083261SDirk Eibach int ccdc_eth_init(void)
18460083261SDirk Eibach {
18560083261SDirk Eibach uint k;
18660083261SDirk Eibach uint octo_phy_mask = 0;
18760083261SDirk Eibach int ret;
18860083261SDirk Eibach struct mii_dev *bus;
18960083261SDirk Eibach
19060083261SDirk Eibach /* Init SoC's phys */
19160083261SDirk Eibach bus = miiphy_get_dev_by_name("ethernet@34000");
19260083261SDirk Eibach
19360083261SDirk Eibach if (bus)
19460083261SDirk Eibach init_host_phys(bus);
19560083261SDirk Eibach
19660083261SDirk Eibach bus = miiphy_get_dev_by_name("ethernet@70000");
19760083261SDirk Eibach
19860083261SDirk Eibach if (bus)
19960083261SDirk Eibach init_host_phys(bus);
20060083261SDirk Eibach
20160083261SDirk Eibach /* Init octo phys */
20260083261SDirk Eibach octo_phy_mask = calculate_octo_phy_mask();
20360083261SDirk Eibach
20460083261SDirk Eibach printf("IHS PHYS: %08x", octo_phy_mask);
20560083261SDirk Eibach
20660083261SDirk Eibach ret = init_octo_phys(octo_phy_mask);
20760083261SDirk Eibach
20860083261SDirk Eibach if (ret)
20960083261SDirk Eibach return ret;
21060083261SDirk Eibach
21160083261SDirk Eibach printf("\n");
21260083261SDirk Eibach
21360083261SDirk Eibach if (!get_fpga()) {
21460083261SDirk Eibach puts("fpga was NULL\n");
21560083261SDirk Eibach return 1;
21660083261SDirk Eibach }
21760083261SDirk Eibach
21860083261SDirk Eibach /* reset all FPGA-QSGMII instances */
21960083261SDirk Eibach for (k = 0; k < 80; ++k)
22060083261SDirk Eibach writel(1 << 31, get_fpga()->qsgmii_port_state[k]);
22160083261SDirk Eibach
22260083261SDirk Eibach udelay(100);
22360083261SDirk Eibach
22460083261SDirk Eibach for (k = 0; k < 80; ++k)
22560083261SDirk Eibach writel(0, get_fpga()->qsgmii_port_state[k]);
22660083261SDirk Eibach return 0;
22760083261SDirk Eibach }
22860083261SDirk Eibach
22960083261SDirk Eibach #endif
23060083261SDirk Eibach
board_late_init(void)23160083261SDirk Eibach int board_late_init(void)
23260083261SDirk Eibach {
23360083261SDirk Eibach #ifndef CONFIG_SPL_BUILD
23460083261SDirk Eibach hydra_initialize();
23560083261SDirk Eibach #endif
23660083261SDirk Eibach return 0;
23760083261SDirk Eibach }
23860083261SDirk Eibach
board_fix_fdt(void * rw_fdt_blob)23960083261SDirk Eibach int board_fix_fdt(void *rw_fdt_blob)
24060083261SDirk Eibach {
24160083261SDirk Eibach struct udevice *bus = NULL;
24260083261SDirk Eibach uint k;
24360083261SDirk Eibach char name[64];
24460083261SDirk Eibach int err;
24560083261SDirk Eibach
24660083261SDirk Eibach err = uclass_get_device_by_name(UCLASS_I2C, "i2c@11000", &bus);
24760083261SDirk Eibach
24860083261SDirk Eibach if (err) {
24960083261SDirk Eibach printf("Could not get I2C bus.\n");
25060083261SDirk Eibach return err;
25160083261SDirk Eibach }
25260083261SDirk Eibach
25360083261SDirk Eibach for (k = 0x21; k <= 0x26; k++) {
25460083261SDirk Eibach snprintf(name, 64,
25560083261SDirk Eibach "/soc/internal-regs/i2c@11000/pca9698@%02x", k);
25660083261SDirk Eibach
25760083261SDirk Eibach if (!dm_i2c_simple_probe(bus, k))
25860083261SDirk Eibach fdt_disable_by_ofname(rw_fdt_blob, name);
25960083261SDirk Eibach }
26060083261SDirk Eibach
26160083261SDirk Eibach return 0;
26260083261SDirk Eibach }
26360083261SDirk Eibach
last_stage_init(void)26460083261SDirk Eibach int last_stage_init(void)
26560083261SDirk Eibach {
26660083261SDirk Eibach #ifndef CONFIG_SPL_BUILD
26760083261SDirk Eibach ccdc_eth_init();
26860083261SDirk Eibach #endif
26960083261SDirk Eibach if (tpm_init() || tpm_startup(TPM_ST_CLEAR) ||
27060083261SDirk Eibach tpm_continue_self_test()) {
27160083261SDirk Eibach return 1;
27260083261SDirk Eibach }
27360083261SDirk Eibach
27460083261SDirk Eibach mdelay(37);
27560083261SDirk Eibach
27660083261SDirk Eibach flush_keys();
27760083261SDirk Eibach load_and_run_keyprog();
27860083261SDirk Eibach
27960083261SDirk Eibach return 0;
28060083261SDirk Eibach }
281