10b2e13d9SChunhe Lan /*
20b2e13d9SChunhe Lan * Copyright 2014 Freescale Semiconductor, Inc.
30b2e13d9SChunhe Lan *
40b2e13d9SChunhe Lan * SPDX-License-Identifier: GPL-2.0+
50b2e13d9SChunhe Lan */
60b2e13d9SChunhe Lan
70b2e13d9SChunhe Lan #include <common.h>
80b2e13d9SChunhe Lan #include <i2c.h>
90b2e13d9SChunhe Lan #include <hwconfig.h>
100b2e13d9SChunhe Lan #include <asm/mmu.h>
110b2e13d9SChunhe Lan #include <fsl_ddr_sdram.h>
120b2e13d9SChunhe Lan #include <fsl_ddr_dimm_params.h>
130b2e13d9SChunhe Lan #include <asm/fsl_law.h>
140b2e13d9SChunhe Lan #include "ddr.h"
150b2e13d9SChunhe Lan
160b2e13d9SChunhe Lan DECLARE_GLOBAL_DATA_PTR;
170b2e13d9SChunhe Lan
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)180b2e13d9SChunhe Lan void fsl_ddr_board_options(memctl_options_t *popts,
190b2e13d9SChunhe Lan dimm_params_t *pdimm,
200b2e13d9SChunhe Lan unsigned int ctrl_num)
210b2e13d9SChunhe Lan {
220b2e13d9SChunhe Lan const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
230b2e13d9SChunhe Lan ulong ddr_freq;
240b2e13d9SChunhe Lan
250b2e13d9SChunhe Lan if (ctrl_num > 2) {
260b2e13d9SChunhe Lan printf("Not supported controller number %d\n", ctrl_num);
270b2e13d9SChunhe Lan return;
280b2e13d9SChunhe Lan }
290b2e13d9SChunhe Lan if (!pdimm->n_ranks)
300b2e13d9SChunhe Lan return;
310b2e13d9SChunhe Lan
320b2e13d9SChunhe Lan /*
330b2e13d9SChunhe Lan * we use identical timing for all slots. If needed, change the code
340b2e13d9SChunhe Lan * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
350b2e13d9SChunhe Lan */
360b2e13d9SChunhe Lan if (popts->registered_dimm_en)
370b2e13d9SChunhe Lan pbsp = rdimms[0];
380b2e13d9SChunhe Lan else
390b2e13d9SChunhe Lan pbsp = udimms[0];
400b2e13d9SChunhe Lan
410b2e13d9SChunhe Lan
420b2e13d9SChunhe Lan /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
430b2e13d9SChunhe Lan * freqency and n_banks specified in board_specific_parameters table.
440b2e13d9SChunhe Lan */
450b2e13d9SChunhe Lan ddr_freq = get_ddr_freq(0) / 1000000;
460b2e13d9SChunhe Lan while (pbsp->datarate_mhz_high) {
470b2e13d9SChunhe Lan if (pbsp->n_ranks == pdimm->n_ranks &&
480b2e13d9SChunhe Lan (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
490b2e13d9SChunhe Lan if (ddr_freq <= pbsp->datarate_mhz_high) {
500b2e13d9SChunhe Lan popts->clk_adjust = pbsp->clk_adjust;
510b2e13d9SChunhe Lan popts->wrlvl_start = pbsp->wrlvl_start;
520b2e13d9SChunhe Lan popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
530b2e13d9SChunhe Lan popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
540b2e13d9SChunhe Lan goto found;
550b2e13d9SChunhe Lan }
560b2e13d9SChunhe Lan pbsp_highest = pbsp;
570b2e13d9SChunhe Lan }
580b2e13d9SChunhe Lan pbsp++;
590b2e13d9SChunhe Lan }
600b2e13d9SChunhe Lan
610b2e13d9SChunhe Lan if (pbsp_highest) {
620b2e13d9SChunhe Lan printf("Error: board specific timing not found for data\n"
630b2e13d9SChunhe Lan "rate %lu MT/s\n"
640b2e13d9SChunhe Lan "Trying to use the highest speed (%u) parameters\n",
650b2e13d9SChunhe Lan ddr_freq, pbsp_highest->datarate_mhz_high);
660b2e13d9SChunhe Lan popts->clk_adjust = pbsp_highest->clk_adjust;
670b2e13d9SChunhe Lan popts->wrlvl_start = pbsp_highest->wrlvl_start;
680b2e13d9SChunhe Lan popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
690b2e13d9SChunhe Lan popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
700b2e13d9SChunhe Lan } else {
710b2e13d9SChunhe Lan panic("DIMM is not supported by this board");
720b2e13d9SChunhe Lan }
730b2e13d9SChunhe Lan found:
740b2e13d9SChunhe Lan debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
750b2e13d9SChunhe Lan "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x,\n"
760b2e13d9SChunhe Lan "wrlvl_ctrl_3 0x%x\n",
770b2e13d9SChunhe Lan pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
780b2e13d9SChunhe Lan pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
790b2e13d9SChunhe Lan pbsp->wrlvl_ctl_3);
800b2e13d9SChunhe Lan
810b2e13d9SChunhe Lan /*
820b2e13d9SChunhe Lan * Factors to consider for half-strength driver enable:
830b2e13d9SChunhe Lan * - number of DIMMs installed
840b2e13d9SChunhe Lan */
850b2e13d9SChunhe Lan popts->half_strength_driver_enable = 0;
860b2e13d9SChunhe Lan /*
870b2e13d9SChunhe Lan * Write leveling override
880b2e13d9SChunhe Lan */
890b2e13d9SChunhe Lan popts->wrlvl_override = 1;
900b2e13d9SChunhe Lan popts->wrlvl_sample = 0xf;
910b2e13d9SChunhe Lan
920b2e13d9SChunhe Lan /*
930b2e13d9SChunhe Lan * Rtt and Rtt_WR override
940b2e13d9SChunhe Lan */
950b2e13d9SChunhe Lan popts->rtt_override = 0;
960b2e13d9SChunhe Lan
970b2e13d9SChunhe Lan /* Enable ZQ calibration */
980b2e13d9SChunhe Lan popts->zq_en = 1;
990b2e13d9SChunhe Lan
1000b2e13d9SChunhe Lan /* DHC_EN =1, ODT = 75 Ohm */
1010b2e13d9SChunhe Lan popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
1020b2e13d9SChunhe Lan popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
10390101386SShengzhou Liu
10490101386SShengzhou Liu /* optimize cpo for erratum A-009942 */
10590101386SShengzhou Liu popts->cpo_sample = 0x64;
1060b2e13d9SChunhe Lan }
1070b2e13d9SChunhe Lan
dram_init(void)108*f1683aa7SSimon Glass int dram_init(void)
1090b2e13d9SChunhe Lan {
1100b2e13d9SChunhe Lan phys_size_t dram_size;
1110b2e13d9SChunhe Lan
1120b2e13d9SChunhe Lan puts("Initializing....using SPD\n");
1130b2e13d9SChunhe Lan
114373762c3SChunhe Lan #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
1150b2e13d9SChunhe Lan dram_size = fsl_ddr_sdram();
116373762c3SChunhe Lan #else
117373762c3SChunhe Lan /* DDR has been initialised by first stage boot loader */
118373762c3SChunhe Lan dram_size = fsl_ddr_sdram_size();
119373762c3SChunhe Lan #endif
12053499282SShengzhou Liu dram_size = setup_ddr_tlbs(dram_size / 0x100000);
12153499282SShengzhou Liu dram_size *= 0x100000;
1220b2e13d9SChunhe Lan
123088454cdSSimon Glass gd->ram_size = dram_size;
124088454cdSSimon Glass
125088454cdSSimon Glass return 0;
1260b2e13d9SChunhe Lan }
127