11cb19fbbSYork Sun /* 21cb19fbbSYork Sun * Copyright 2013 Freescale Semiconductor, Inc. 31cb19fbbSYork Sun * 43aab0cd8SYork Sun * SPDX-License-Identifier: GPL-2.0+ 51cb19fbbSYork Sun */ 61cb19fbbSYork Sun 71cb19fbbSYork Sun #ifndef __DDR_H__ 81cb19fbbSYork Sun #define __DDR_H__ 91cb19fbbSYork Sun struct board_specific_parameters { 101cb19fbbSYork Sun u32 n_ranks; 111cb19fbbSYork Sun u32 datarate_mhz_high; 121cb19fbbSYork Sun u32 rank_gb; 131cb19fbbSYork Sun u32 clk_adjust; 141cb19fbbSYork Sun u32 wrlvl_start; 151cb19fbbSYork Sun u32 wrlvl_ctl_2; 161cb19fbbSYork Sun u32 wrlvl_ctl_3; 171cb19fbbSYork Sun u32 cpo; 181cb19fbbSYork Sun u32 write_data_delay; 190dd38a35SPriyanka Jain u32 force_2t; 201cb19fbbSYork Sun }; 211cb19fbbSYork Sun 221cb19fbbSYork Sun /* 231cb19fbbSYork Sun * These tables contain all valid speeds we want to override with board 241cb19fbbSYork Sun * specific parameters. datarate_mhz_high values need to be in ascending order 251cb19fbbSYork Sun * for each n_ranks group. 261cb19fbbSYork Sun */ 271cb19fbbSYork Sun 281cb19fbbSYork Sun static const struct board_specific_parameters udimm0[] = { 291cb19fbbSYork Sun /* 301cb19fbbSYork Sun * memory controller 0 311cb19fbbSYork Sun * num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T 321cb19fbbSYork Sun * ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay | 331cb19fbbSYork Sun */ 34*e04f9d0cSShengzhou Liu {2, 1350, 4, 8, 8, 0x0809090b, 0x0c0c0d0a, 0xff, 2, 0}, 35*e04f9d0cSShengzhou Liu {2, 1350, 0, 10, 7, 0x0709090b, 0x0c0c0d09, 0xff, 2, 0}, 36*e04f9d0cSShengzhou Liu {2, 1666, 4, 8, 8, 0x080a0a0d, 0x0d10100b, 0xff, 2, 0}, 37*e04f9d0cSShengzhou Liu {2, 1666, 0, 10, 7, 0x080a0a0c, 0x0d0d0e0a, 0xff, 2, 0}, 38*e04f9d0cSShengzhou Liu {2, 1900, 0, 8, 8, 0x090a0b0e, 0x0f11120c, 0xff, 2, 0}, 39*e04f9d0cSShengzhou Liu {2, 2140, 0, 8, 8, 0x090a0b0e, 0x0f11120c, 0xff, 2, 0}, 40*e04f9d0cSShengzhou Liu {1, 1350, 0, 10, 8, 0x0809090b, 0x0c0c0d0a, 0xff, 2, 0}, 41*e04f9d0cSShengzhou Liu {1, 1700, 0, 10, 8, 0x080a0a0c, 0x0c0d0e0a, 0xff, 2, 0}, 42*e04f9d0cSShengzhou Liu {1, 1900, 0, 8, 8, 0x080a0a0c, 0x0e0e0f0a, 0xff, 2, 0}, 43*e04f9d0cSShengzhou Liu {1, 2140, 0, 8, 8, 0x090a0b0c, 0x0e0f100b, 0xff, 2, 0}, 441cb19fbbSYork Sun {} 451cb19fbbSYork Sun }; 461cb19fbbSYork Sun 471cb19fbbSYork Sun static const struct board_specific_parameters rdimm0[] = { 481cb19fbbSYork Sun /* 491cb19fbbSYork Sun * memory controller 0 501cb19fbbSYork Sun * num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T 511cb19fbbSYork Sun * ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay | 521cb19fbbSYork Sun */ 53*e04f9d0cSShengzhou Liu {4, 1350, 0, 10, 9, 0x08070605, 0x06070806, 0xff, 2, 0}, 54*e04f9d0cSShengzhou Liu {4, 1666, 0, 10, 11, 0x0a080706, 0x07090906, 0xff, 2, 0}, 55*e04f9d0cSShengzhou Liu {4, 2140, 0, 10, 12, 0x0b090807, 0x080a0b07, 0xff, 2, 0}, 56*e04f9d0cSShengzhou Liu {2, 1350, 0, 10, 9, 0x08070605, 0x06070806, 0xff, 2, 0}, 57*e04f9d0cSShengzhou Liu {2, 1666, 0, 10, 11, 0x0a090806, 0x08090a06, 0xff, 2, 0}, 58*e04f9d0cSShengzhou Liu {2, 2140, 0, 10, 12, 0x0b090807, 0x080a0b07, 0xff, 2, 0}, 59*e04f9d0cSShengzhou Liu {1, 1350, 0, 10, 9, 0x08070605, 0x06070806, 0xff, 2, 0}, 60*e04f9d0cSShengzhou Liu {1, 1666, 0, 10, 11, 0x0a090806, 0x08090a06, 0xff, 2, 0}, 61*e04f9d0cSShengzhou Liu {1, 2140, 0, 8, 12, 0x0b090807, 0x080a0b07, 0xff, 2, 0}, 621cb19fbbSYork Sun {} 631cb19fbbSYork Sun }; 641cb19fbbSYork Sun 651cb19fbbSYork Sun /* 661cb19fbbSYork Sun * The three slots have slightly different timing. The center values are good 671cb19fbbSYork Sun * for all slots. We use identical speed tables for them. In future use, if 681cb19fbbSYork Sun * DIMMs require separated tables, make more entries as needed. 691cb19fbbSYork Sun */ 701cb19fbbSYork Sun static const struct board_specific_parameters *udimms[] = { 711cb19fbbSYork Sun udimm0, 721cb19fbbSYork Sun }; 731cb19fbbSYork Sun 741cb19fbbSYork Sun /* 751cb19fbbSYork Sun * The three slots have slightly different timing. See comments above. 761cb19fbbSYork Sun */ 771cb19fbbSYork Sun static const struct board_specific_parameters *rdimms[] = { 781cb19fbbSYork Sun rdimm0, 791cb19fbbSYork Sun }; 801cb19fbbSYork Sun 811cb19fbbSYork Sun 821cb19fbbSYork Sun #endif 83