1ee52b188SYork Sun /* 2ee52b188SYork Sun * Copyright 2012 Freescale Semiconductor, Inc. 3ee52b188SYork Sun * 4ee52b188SYork Sun * This program is free software; you can redistribute it and/or 5ee52b188SYork Sun * modify it under the terms of the GNU General Public License 6ee52b188SYork Sun * Version 2 or later as published by the Free Software Foundation. 7ee52b188SYork Sun */ 8ee52b188SYork Sun 9ee52b188SYork Sun #include <common.h> 10ee52b188SYork Sun #include <i2c.h> 11ee52b188SYork Sun #include <hwconfig.h> 12ee52b188SYork Sun #include <asm/mmu.h> 13ee52b188SYork Sun #include <asm/fsl_ddr_sdram.h> 14ee52b188SYork Sun #include <asm/fsl_ddr_dimm_params.h> 15ee52b188SYork Sun #include <asm/fsl_law.h> 16ee52b188SYork Sun 17ee52b188SYork Sun DECLARE_GLOBAL_DATA_PTR; 18ee52b188SYork Sun 19ee52b188SYork Sun struct board_specific_parameters { 20ee52b188SYork Sun u32 n_ranks; 21ee52b188SYork Sun u32 datarate_mhz_high; 22*054dfd9bSYork Sun u32 rank_gb; 23ee52b188SYork Sun u32 clk_adjust; 24ee52b188SYork Sun u32 wrlvl_start; 25ee52b188SYork Sun u32 wrlvl_ctl_2; 26ee52b188SYork Sun u32 wrlvl_ctl_3; 27ee52b188SYork Sun u32 cpo; 28ee52b188SYork Sun u32 write_data_delay; 29ee52b188SYork Sun u32 force_2T; 30ee52b188SYork Sun }; 31ee52b188SYork Sun 32ee52b188SYork Sun /* 33ee52b188SYork Sun * This table contains all valid speeds we want to override with board 34ee52b188SYork Sun * specific parameters. datarate_mhz_high values need to be in ascending order 35ee52b188SYork Sun * for each n_ranks group. 36ee52b188SYork Sun */ 37ee52b188SYork Sun static const struct board_specific_parameters udimm0[] = { 38ee52b188SYork Sun /* 39ee52b188SYork Sun * memory controller 0 40*054dfd9bSYork Sun * num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T 41*054dfd9bSYork Sun * ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay | 42ee52b188SYork Sun */ 43*054dfd9bSYork Sun {2, 1350, 4, 4, 8, 0x0809090b, 0x0c0c0d0a, 0xff, 2, 0}, 44*054dfd9bSYork Sun {2, 1350, 0, 5, 7, 0x0709090b, 0x0c0c0d09, 0xff, 2, 0}, 45*054dfd9bSYork Sun {2, 1666, 4, 4, 8, 0x080a0a0d, 0x0d10100b, 0xff, 2, 0}, 46*054dfd9bSYork Sun {2, 1666, 0, 5, 7, 0x080a0a0c, 0x0d0d0e0a, 0xff, 2, 0}, 47*054dfd9bSYork Sun {2, 1900, 0, 4, 8, 0x090a0b0e, 0x0f11120c, 0xff, 2, 0}, 48*054dfd9bSYork Sun {2, 2140, 0, 4, 8, 0x090a0b0e, 0x0f11120c, 0xff, 2, 0}, 49*054dfd9bSYork Sun {1, 1350, 0, 5, 8, 0x0809090b, 0x0c0c0d0a, 0xff, 2, 0}, 50*054dfd9bSYork Sun {1, 1700, 0, 5, 8, 0x080a0a0c, 0x0c0d0e0a, 0xff, 2, 0}, 51*054dfd9bSYork Sun {1, 1900, 0, 4, 8, 0x080a0a0c, 0x0e0e0f0a, 0xff, 2, 0}, 52*054dfd9bSYork Sun {1, 2140, 0, 4, 8, 0x090a0b0c, 0x0e0f100b, 0xff, 2, 0}, 53ee52b188SYork Sun {} 54ee52b188SYork Sun }; 55ee52b188SYork Sun 56ee52b188SYork Sun /* 57ee52b188SYork Sun * The three slots have slightly different timing. The center values are good 58ee52b188SYork Sun * for all slots. We use identical speed tables for them. In future use, if 59ee52b188SYork Sun * DIMMs require separated tables, make more entries as needed. 60ee52b188SYork Sun */ 61ee52b188SYork Sun static const struct board_specific_parameters *udimms[] = { 62ee52b188SYork Sun udimm0, 63ee52b188SYork Sun }; 64ee52b188SYork Sun 65ee52b188SYork Sun static const struct board_specific_parameters rdimm0[] = { 66ee52b188SYork Sun /* 67ee52b188SYork Sun * memory controller 0 68*054dfd9bSYork Sun * num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T 69*054dfd9bSYork Sun * ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay | 70ee52b188SYork Sun */ 71*054dfd9bSYork Sun {4, 1350, 0, 5, 9, 0x08070605, 0x07080805, 0xff, 2, 0}, 72*054dfd9bSYork Sun {4, 1666, 0, 5, 8, 0x08070605, 0x07080805, 0xff, 2, 0}, 73*054dfd9bSYork Sun {4, 2140, 0, 5, 8, 0x08070605, 0x07081805, 0xff, 2, 0}, 74*054dfd9bSYork Sun {2, 1350, 0, 5, 7, 0x0809090b, 0x0c0c0d09, 0xff, 2, 0}, 75*054dfd9bSYork Sun {2, 1666, 0, 5, 8, 0x080a0a0c, 0x0c0d0e0a, 0xff, 2, 0}, 76*054dfd9bSYork Sun {2, 2140, 0, 5, 8, 0x090a0b0c, 0x0e0f100b, 0xff, 2, 0}, 77*054dfd9bSYork Sun {1, 1350, 0, 5, 8, 0x0809090b, 0x0c0c0d0a, 0xff, 2, 0}, 78*054dfd9bSYork Sun {1, 1700, 0, 5, 8, 0x080a0a0c, 0x0c0d0e0a, 0xff, 2, 0}, 79*054dfd9bSYork Sun {1, 1900, 0, 4, 8, 0x080a0a0c, 0x0e0e0f0a, 0xff, 2, 0}, 80*054dfd9bSYork Sun {1, 2140, 0, 4, 8, 0x090a0b0c, 0x0e0f100b, 0xff, 2, 0}, 81ee52b188SYork Sun {} 82ee52b188SYork Sun }; 83ee52b188SYork Sun 84ee52b188SYork Sun /* 85ee52b188SYork Sun * The three slots have slightly different timing. See comments above. 86ee52b188SYork Sun */ 87ee52b188SYork Sun static const struct board_specific_parameters *rdimms[] = { 88ee52b188SYork Sun rdimm0, 89ee52b188SYork Sun }; 90ee52b188SYork Sun 91ee52b188SYork Sun void fsl_ddr_board_options(memctl_options_t *popts, 92ee52b188SYork Sun dimm_params_t *pdimm, 93ee52b188SYork Sun unsigned int ctrl_num) 94ee52b188SYork Sun { 95ee52b188SYork Sun const struct board_specific_parameters *pbsp, *pbsp_highest = NULL; 96ee52b188SYork Sun ulong ddr_freq; 97ee52b188SYork Sun 98ee52b188SYork Sun if (ctrl_num > 2) { 99ee52b188SYork Sun printf("Not supported controller number %d\n", ctrl_num); 100ee52b188SYork Sun return; 101ee52b188SYork Sun } 102ee52b188SYork Sun if (!pdimm->n_ranks) 103ee52b188SYork Sun return; 104ee52b188SYork Sun 105ee52b188SYork Sun /* 106ee52b188SYork Sun * we use identical timing for all slots. If needed, change the code 107ee52b188SYork Sun * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num]; 108ee52b188SYork Sun */ 109ee52b188SYork Sun if (popts->registered_dimm_en) 110ee52b188SYork Sun pbsp = rdimms[0]; 111ee52b188SYork Sun else 112ee52b188SYork Sun pbsp = udimms[0]; 113ee52b188SYork Sun 114ee52b188SYork Sun 115ee52b188SYork Sun /* Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr 116ee52b188SYork Sun * freqency and n_banks specified in board_specific_parameters table. 117ee52b188SYork Sun */ 118ee52b188SYork Sun ddr_freq = get_ddr_freq(0) / 1000000; 119ee52b188SYork Sun while (pbsp->datarate_mhz_high) { 120*054dfd9bSYork Sun if (pbsp->n_ranks == pdimm->n_ranks && 121*054dfd9bSYork Sun (pdimm->rank_density >> 30) >= pbsp->rank_gb) { 122ee52b188SYork Sun if (ddr_freq <= pbsp->datarate_mhz_high) { 123ee52b188SYork Sun popts->cpo_override = pbsp->cpo; 124ee52b188SYork Sun popts->write_data_delay = 125ee52b188SYork Sun pbsp->write_data_delay; 126ee52b188SYork Sun popts->clk_adjust = pbsp->clk_adjust; 127ee52b188SYork Sun popts->wrlvl_start = pbsp->wrlvl_start; 128ee52b188SYork Sun popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2; 129ee52b188SYork Sun popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3; 130ee52b188SYork Sun popts->twoT_en = pbsp->force_2T; 131ee52b188SYork Sun goto found; 132ee52b188SYork Sun } 133ee52b188SYork Sun pbsp_highest = pbsp; 134ee52b188SYork Sun } 135ee52b188SYork Sun pbsp++; 136ee52b188SYork Sun } 137ee52b188SYork Sun 138ee52b188SYork Sun if (pbsp_highest) { 139ee52b188SYork Sun printf("Error: board specific timing not found " 140ee52b188SYork Sun "for data rate %lu MT/s\n" 141ee52b188SYork Sun "Trying to use the highest speed (%u) parameters\n", 142ee52b188SYork Sun ddr_freq, pbsp_highest->datarate_mhz_high); 143ee52b188SYork Sun popts->cpo_override = pbsp_highest->cpo; 144ee52b188SYork Sun popts->write_data_delay = pbsp_highest->write_data_delay; 145ee52b188SYork Sun popts->clk_adjust = pbsp_highest->clk_adjust; 146ee52b188SYork Sun popts->wrlvl_start = pbsp_highest->wrlvl_start; 147ee52b188SYork Sun popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2; 148ee52b188SYork Sun popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3; 149ee52b188SYork Sun popts->twoT_en = pbsp_highest->force_2T; 150ee52b188SYork Sun } else { 151ee52b188SYork Sun panic("DIMM is not supported by this board"); 152ee52b188SYork Sun } 153ee52b188SYork Sun found: 154*054dfd9bSYork Sun debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n" 155*054dfd9bSYork Sun "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, " 156*054dfd9bSYork Sun "wrlvl_ctrl_3 0x%x\n", 157*054dfd9bSYork Sun pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb, 158*054dfd9bSYork Sun pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2, 159*054dfd9bSYork Sun pbsp->wrlvl_ctl_3); 160*054dfd9bSYork Sun 161ee52b188SYork Sun /* 162ee52b188SYork Sun * Factors to consider for half-strength driver enable: 163ee52b188SYork Sun * - number of DIMMs installed 164ee52b188SYork Sun */ 165ee52b188SYork Sun popts->half_strength_driver_enable = 0; 166ee52b188SYork Sun /* 167ee52b188SYork Sun * Write leveling override 168ee52b188SYork Sun */ 169ee52b188SYork Sun popts->wrlvl_override = 1; 170ee52b188SYork Sun popts->wrlvl_sample = 0xf; 171ee52b188SYork Sun 172ee52b188SYork Sun /* 173ee52b188SYork Sun * Rtt and Rtt_WR override 174ee52b188SYork Sun */ 175ee52b188SYork Sun popts->rtt_override = 0; 176ee52b188SYork Sun 177ee52b188SYork Sun /* Enable ZQ calibration */ 178ee52b188SYork Sun popts->zq_en = 1; 179ee52b188SYork Sun 180ee52b188SYork Sun /* DHC_EN =1, ODT = 75 Ohm */ 181ee52b188SYork Sun popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm); 182ee52b188SYork Sun popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm); 183ee52b188SYork Sun } 184ee52b188SYork Sun 185ee52b188SYork Sun phys_size_t initdram(int board_type) 186ee52b188SYork Sun { 187ee52b188SYork Sun phys_size_t dram_size; 188ee52b188SYork Sun 189ee52b188SYork Sun puts("Initializing....using SPD\n"); 190ee52b188SYork Sun 191ee52b188SYork Sun dram_size = fsl_ddr_sdram(); 192ee52b188SYork Sun 193ee52b188SYork Sun dram_size = setup_ddr_tlbs(dram_size / 0x100000); 194ee52b188SYork Sun dram_size *= 0x100000; 195ee52b188SYork Sun 196ee52b188SYork Sun puts(" DDR: "); 197ee52b188SYork Sun return dram_size; 198ee52b188SYork Sun } 199