xref: /rk3399_rockchip-uboot/board/freescale/t208xrdb/t208xrdb.c (revision 723806cc5bea9f8b37323dfd7568603f99af6a06)
18d67c368SShengzhou Liu /*
28d67c368SShengzhou Liu  * Copyright 2009-2013 Freescale Semiconductor, Inc.
38d67c368SShengzhou Liu  *
48d67c368SShengzhou Liu  * SPDX-License-Identifier:     GPL-2.0+
58d67c368SShengzhou Liu  */
68d67c368SShengzhou Liu 
78d67c368SShengzhou Liu #include <common.h>
88d67c368SShengzhou Liu #include <command.h>
98d67c368SShengzhou Liu #include <i2c.h>
108d67c368SShengzhou Liu #include <netdev.h>
118d67c368SShengzhou Liu #include <linux/compiler.h>
128d67c368SShengzhou Liu #include <asm/mmu.h>
138d67c368SShengzhou Liu #include <asm/processor.h>
148d67c368SShengzhou Liu #include <asm/immap_85xx.h>
158d67c368SShengzhou Liu #include <asm/fsl_law.h>
168d67c368SShengzhou Liu #include <asm/fsl_serdes.h>
178d67c368SShengzhou Liu #include <asm/fsl_liodn.h>
188d67c368SShengzhou Liu #include <fm_eth.h>
198d67c368SShengzhou Liu #include "t208xrdb.h"
208d67c368SShengzhou Liu #include "cpld.h"
21e5abb92cSYing Zhang #include "../common/vid.h"
228d67c368SShengzhou Liu 
238d67c368SShengzhou Liu DECLARE_GLOBAL_DATA_PTR;
248d67c368SShengzhou Liu 
checkboard(void)258d67c368SShengzhou Liu int checkboard(void)
268d67c368SShengzhou Liu {
278d67c368SShengzhou Liu 	struct cpu_type *cpu = gd->arch.cpu;
288d67c368SShengzhou Liu 	static const char *freq[3] = {"100.00MHZ", "125.00MHz", "156.25MHZ"};
298d67c368SShengzhou Liu 
308d67c368SShengzhou Liu 	printf("Board: %sRDB, ", cpu->name);
318d67c368SShengzhou Liu 	printf("Board rev: 0x%02x CPLD ver: 0x%02x, boot from ",
328d67c368SShengzhou Liu 	       CPLD_READ(hw_ver), CPLD_READ(sw_ver));
338d67c368SShengzhou Liu 
348d67c368SShengzhou Liu #ifdef CONFIG_SDCARD
358d67c368SShengzhou Liu 	puts("SD/MMC\n");
368d67c368SShengzhou Liu #elif CONFIG_SPIFLASH
378d67c368SShengzhou Liu 	puts("SPI\n");
388d67c368SShengzhou Liu #else
398d67c368SShengzhou Liu 	u8 reg;
408d67c368SShengzhou Liu 
418d67c368SShengzhou Liu 	reg = CPLD_READ(flash_csr);
428d67c368SShengzhou Liu 
438d67c368SShengzhou Liu 	if (reg & CPLD_BOOT_SEL) {
448d67c368SShengzhou Liu 		puts("NAND\n");
458d67c368SShengzhou Liu 	} else {
468d67c368SShengzhou Liu 		reg = ((reg & CPLD_LBMAP_MASK) >> CPLD_LBMAP_SHIFT);
47ef531c73SShengzhou Liu 		printf("NOR vBank%d\n", reg);
488d67c368SShengzhou Liu 	}
498d67c368SShengzhou Liu #endif
508d67c368SShengzhou Liu 
518d67c368SShengzhou Liu 	puts("SERDES Reference Clocks:\n");
528d67c368SShengzhou Liu 	printf("SD1_CLK1=%s, SD1_CLK2=%s\n", freq[2], freq[0]);
538d67c368SShengzhou Liu 	printf("SD2_CLK1=%s, SD2_CLK2=%s\n", freq[0], freq[0]);
548d67c368SShengzhou Liu 
558d67c368SShengzhou Liu 	return 0;
568d67c368SShengzhou Liu }
578d67c368SShengzhou Liu 
board_early_init_r(void)588d67c368SShengzhou Liu int board_early_init_r(void)
598d67c368SShengzhou Liu {
608d67c368SShengzhou Liu 	const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
619d045682SYork Sun 	int flash_esel = find_tlb_idx((void *)flashbase, 1);
628d67c368SShengzhou Liu 	/*
638d67c368SShengzhou Liu 	 * Remap Boot flash + PROMJET region to caching-inhibited
648d67c368SShengzhou Liu 	 * so that flash can be erased properly.
658d67c368SShengzhou Liu 	 */
668d67c368SShengzhou Liu 
678d67c368SShengzhou Liu 	/* Flush d-cache and invalidate i-cache of any FLASH data */
688d67c368SShengzhou Liu 	flush_dcache();
698d67c368SShengzhou Liu 	invalidate_icache();
709d045682SYork Sun 	if (flash_esel == -1) {
719d045682SYork Sun 		/* very unlikely unless something is messed up */
729d045682SYork Sun 		puts("Error: Could not find TLB for FLASH BASE\n");
739d045682SYork Sun 		flash_esel = 2;	/* give our best effort to continue */
749d045682SYork Sun 	} else {
758d67c368SShengzhou Liu 		/* invalidate existing TLB entry for flash + promjet */
768d67c368SShengzhou Liu 		disable_tlb(flash_esel);
779d045682SYork Sun 	}
788d67c368SShengzhou Liu 
798d67c368SShengzhou Liu 	set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
808d67c368SShengzhou Liu 		MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
818d67c368SShengzhou Liu 		0, flash_esel, BOOKE_PAGESZ_256M, 1);
828d67c368SShengzhou Liu 
83e5abb92cSYing Zhang 	/*
84e5abb92cSYing Zhang 	 * Adjust core voltage according to voltage ID
85e5abb92cSYing Zhang 	 * This function changes I2C mux to channel 2.
86e5abb92cSYing Zhang 	 */
87e5abb92cSYing Zhang 	if (adjust_vdd(0))
88e5abb92cSYing Zhang 		printf("Warning: Adjusting core voltage failed.\n");
898d67c368SShengzhou Liu 	return 0;
908d67c368SShengzhou Liu }
918d67c368SShengzhou Liu 
get_board_sys_clk(void)928d67c368SShengzhou Liu unsigned long get_board_sys_clk(void)
938d67c368SShengzhou Liu {
948d67c368SShengzhou Liu 	return CONFIG_SYS_CLK_FREQ;
958d67c368SShengzhou Liu }
968d67c368SShengzhou Liu 
get_board_ddr_clk(void)978d67c368SShengzhou Liu unsigned long get_board_ddr_clk(void)
988d67c368SShengzhou Liu {
998d67c368SShengzhou Liu 	return CONFIG_DDR_CLK_FREQ;
1008d67c368SShengzhou Liu }
1018d67c368SShengzhou Liu 
misc_init_r(void)1028d67c368SShengzhou Liu int misc_init_r(void)
1038d67c368SShengzhou Liu {
104fd3a78a5SShengzhou Liu 	u8 reg;
105fd3a78a5SShengzhou Liu 
106fd3a78a5SShengzhou Liu 	/* Reset CS4315 PHY */
107fd3a78a5SShengzhou Liu 	reg = CPLD_READ(reset_ctl);
108fd3a78a5SShengzhou Liu 	reg |= CPLD_RSTCON_EDC_RST;
109fd3a78a5SShengzhou Liu 	CPLD_WRITE(reset_ctl, reg);
110fd3a78a5SShengzhou Liu 
1118d67c368SShengzhou Liu 	return 0;
1128d67c368SShengzhou Liu }
1138d67c368SShengzhou Liu 
ft_board_setup(void * blob,bd_t * bd)114e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
1158d67c368SShengzhou Liu {
1168d67c368SShengzhou Liu 	phys_addr_t base;
1178d67c368SShengzhou Liu 	phys_size_t size;
1188d67c368SShengzhou Liu 
1198d67c368SShengzhou Liu 	ft_cpu_setup(blob, bd);
1208d67c368SShengzhou Liu 
121*723806ccSSimon Glass 	base = env_get_bootm_low();
122*723806ccSSimon Glass 	size = env_get_bootm_size();
1238d67c368SShengzhou Liu 
1248d67c368SShengzhou Liu 	fdt_fixup_memory(blob, (u64)base, (u64)size);
1258d67c368SShengzhou Liu 
1268d67c368SShengzhou Liu #ifdef CONFIG_PCI
1278d67c368SShengzhou Liu 	pci_of_setup(blob, bd);
1288d67c368SShengzhou Liu #endif
1298d67c368SShengzhou Liu 
1308d67c368SShengzhou Liu 	fdt_fixup_liodn(blob);
131a5c289b9SSriram Dash 	fsl_fdt_fixup_dr_usb(blob, bd);
1328d67c368SShengzhou Liu 
1338d67c368SShengzhou Liu #ifdef CONFIG_SYS_DPAA_FMAN
1348d67c368SShengzhou Liu 	fdt_fixup_fman_ethernet(blob);
1358d67c368SShengzhou Liu 	fdt_fixup_board_enet(blob);
1368d67c368SShengzhou Liu #endif
137e895a4b0SSimon Glass 
138e895a4b0SSimon Glass 	return 0;
1398d67c368SShengzhou Liu }
140