1254887a5SShengzhou Liu /*
2254887a5SShengzhou Liu * Copyright 2013 Freescale Semiconductor, Inc.
3254887a5SShengzhou Liu *
45b8031ccSTom Rini * SPDX-License-Identifier: GPL-2.0
5254887a5SShengzhou Liu */
6254887a5SShengzhou Liu
7254887a5SShengzhou Liu #include <common.h>
8254887a5SShengzhou Liu #include <i2c.h>
9254887a5SShengzhou Liu #include <hwconfig.h>
10254887a5SShengzhou Liu #include <asm/mmu.h>
11254887a5SShengzhou Liu #include <fsl_ddr_sdram.h>
12254887a5SShengzhou Liu #include <fsl_ddr_dimm_params.h>
13254887a5SShengzhou Liu #include <asm/fsl_law.h>
14254887a5SShengzhou Liu #include "ddr.h"
15254887a5SShengzhou Liu
16254887a5SShengzhou Liu DECLARE_GLOBAL_DATA_PTR;
17254887a5SShengzhou Liu
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)18254887a5SShengzhou Liu void fsl_ddr_board_options(memctl_options_t *popts,
19254887a5SShengzhou Liu dimm_params_t *pdimm,
20254887a5SShengzhou Liu unsigned int ctrl_num)
21254887a5SShengzhou Liu {
22254887a5SShengzhou Liu const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
23254887a5SShengzhou Liu ulong ddr_freq;
24254887a5SShengzhou Liu
25254887a5SShengzhou Liu if (ctrl_num > 1) {
26254887a5SShengzhou Liu printf("Not supported controller number %d\n", ctrl_num);
27254887a5SShengzhou Liu return;
28254887a5SShengzhou Liu }
29254887a5SShengzhou Liu if (!pdimm->n_ranks)
30254887a5SShengzhou Liu return;
31254887a5SShengzhou Liu
32254887a5SShengzhou Liu /*
33254887a5SShengzhou Liu * we use identical timing for all slots. If needed, change the code
34254887a5SShengzhou Liu * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
35254887a5SShengzhou Liu */
36254887a5SShengzhou Liu if (popts->registered_dimm_en)
37254887a5SShengzhou Liu pbsp = rdimms[0];
38254887a5SShengzhou Liu else
39254887a5SShengzhou Liu pbsp = udimms[0];
40254887a5SShengzhou Liu
41254887a5SShengzhou Liu /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
42254887a5SShengzhou Liu * freqency and n_banks specified in board_specific_parameters table.
43254887a5SShengzhou Liu */
44254887a5SShengzhou Liu ddr_freq = get_ddr_freq(0) / 1000000;
45254887a5SShengzhou Liu while (pbsp->datarate_mhz_high) {
46254887a5SShengzhou Liu if (pbsp->n_ranks == pdimm->n_ranks &&
47254887a5SShengzhou Liu (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
48254887a5SShengzhou Liu if (ddr_freq <= pbsp->datarate_mhz_high) {
49254887a5SShengzhou Liu popts->clk_adjust = pbsp->clk_adjust;
50254887a5SShengzhou Liu popts->wrlvl_start = pbsp->wrlvl_start;
51254887a5SShengzhou Liu popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
52254887a5SShengzhou Liu popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
53254887a5SShengzhou Liu goto found;
54254887a5SShengzhou Liu }
55254887a5SShengzhou Liu pbsp_highest = pbsp;
56254887a5SShengzhou Liu }
57254887a5SShengzhou Liu pbsp++;
58254887a5SShengzhou Liu }
59254887a5SShengzhou Liu
60254887a5SShengzhou Liu if (pbsp_highest) {
61254887a5SShengzhou Liu printf("Error: board specific timing not found");
62254887a5SShengzhou Liu printf("for data rate %lu MT/s\n", ddr_freq);
63254887a5SShengzhou Liu printf("Trying to use the highest speed (%u) parameters\n",
64254887a5SShengzhou Liu pbsp_highest->datarate_mhz_high);
65254887a5SShengzhou Liu popts->clk_adjust = pbsp_highest->clk_adjust;
66254887a5SShengzhou Liu popts->wrlvl_start = pbsp_highest->wrlvl_start;
67254887a5SShengzhou Liu popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
68254887a5SShengzhou Liu popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
69254887a5SShengzhou Liu } else {
70254887a5SShengzhou Liu panic("DIMM is not supported by this board");
71254887a5SShengzhou Liu }
72254887a5SShengzhou Liu found:
73254887a5SShengzhou Liu debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
74254887a5SShengzhou Liu "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, "
75254887a5SShengzhou Liu "wrlvl_ctrl_3 0x%x\n",
76254887a5SShengzhou Liu pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
77254887a5SShengzhou Liu pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
78254887a5SShengzhou Liu pbsp->wrlvl_ctl_3);
79254887a5SShengzhou Liu
80254887a5SShengzhou Liu /*
81254887a5SShengzhou Liu * Factors to consider for half-strength driver enable:
82254887a5SShengzhou Liu * - number of DIMMs installed
83254887a5SShengzhou Liu */
84254887a5SShengzhou Liu popts->half_strength_driver_enable = 0;
85254887a5SShengzhou Liu /*
86254887a5SShengzhou Liu * Write leveling override
87254887a5SShengzhou Liu */
88254887a5SShengzhou Liu popts->wrlvl_override = 1;
89254887a5SShengzhou Liu popts->wrlvl_sample = 0xf;
90254887a5SShengzhou Liu
91254887a5SShengzhou Liu /*
92254887a5SShengzhou Liu * Rtt and Rtt_WR override
93254887a5SShengzhou Liu */
94254887a5SShengzhou Liu popts->rtt_override = 0;
95254887a5SShengzhou Liu
96254887a5SShengzhou Liu /* Enable ZQ calibration */
97254887a5SShengzhou Liu popts->zq_en = 1;
98254887a5SShengzhou Liu
99254887a5SShengzhou Liu /* DHC_EN =1, ODT = 75 Ohm */
100254887a5SShengzhou Liu popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
101254887a5SShengzhou Liu popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
10290101386SShengzhou Liu
10390101386SShengzhou Liu /* optimize cpo for erratum A-009942 */
10490101386SShengzhou Liu popts->cpo_sample = 0x64;
105254887a5SShengzhou Liu }
106254887a5SShengzhou Liu
dram_init(void)107*f1683aa7SSimon Glass int dram_init(void)
108254887a5SShengzhou Liu {
109254887a5SShengzhou Liu phys_size_t dram_size;
110254887a5SShengzhou Liu
111b19e288fSShengzhou Liu #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
112254887a5SShengzhou Liu puts("Initializing....using SPD\n");
113254887a5SShengzhou Liu dram_size = fsl_ddr_sdram();
114b19e288fSShengzhou Liu #else
115b19e288fSShengzhou Liu /* DDR has been initialised by first stage boot loader */
116b19e288fSShengzhou Liu dram_size = fsl_ddr_sdram_size();
117b19e288fSShengzhou Liu #endif
11853499282SShengzhou Liu dram_size = setup_ddr_tlbs(dram_size / 0x100000);
11953499282SShengzhou Liu dram_size *= 0x100000;
120254887a5SShengzhou Liu
121088454cdSSimon Glass gd->ram_size = dram_size;
122088454cdSSimon Glass
123088454cdSSimon Glass return 0;
124254887a5SShengzhou Liu }
125