1714fd406SPriyanka Jain /* 2714fd406SPriyanka Jain * Copyright 2014 Freescale Semiconductor, Inc. 3714fd406SPriyanka Jain * 4714fd406SPriyanka Jain * SPDX-License-Identifier: GPL-2.0+ 5714fd406SPriyanka Jain */ 6714fd406SPriyanka Jain 7714fd406SPriyanka Jain #include <common.h> 8714fd406SPriyanka Jain #include <netdev.h> 9db4a1767SCodrin Ciubotariu #include <asm/fsl_serdes.h> 10714fd406SPriyanka Jain #include <asm/immap_85xx.h> 11714fd406SPriyanka Jain #include <fm_eth.h> 12714fd406SPriyanka Jain #include <fsl_mdio.h> 13714fd406SPriyanka Jain #include <malloc.h> 14714fd406SPriyanka Jain #include <asm/fsl_dtsec.h> 15db4a1767SCodrin Ciubotariu #include <vsc9953.h> 16714fd406SPriyanka Jain 17714fd406SPriyanka Jain #include "../common/fman.h" 18714fd406SPriyanka Jain 19714fd406SPriyanka Jain int board_eth_init(bd_t *bis) 20714fd406SPriyanka Jain { 21714fd406SPriyanka Jain #ifdef CONFIG_FMAN_ENET 22714fd406SPriyanka Jain struct memac_mdio_info memac_mdio_info; 23714fd406SPriyanka Jain unsigned int i; 24714fd406SPriyanka Jain int phy_addr = 0; 25db4a1767SCodrin Ciubotariu #ifdef CONFIG_VSC9953 26db4a1767SCodrin Ciubotariu phy_interface_t phy_int; 27db4a1767SCodrin Ciubotariu struct mii_dev *bus; 28db4a1767SCodrin Ciubotariu #endif 29db4a1767SCodrin Ciubotariu 30714fd406SPriyanka Jain printf("Initializing Fman\n"); 31714fd406SPriyanka Jain 32714fd406SPriyanka Jain memac_mdio_info.regs = 33714fd406SPriyanka Jain (struct memac_mdio_controller *)CONFIG_SYS_FM1_DTSEC_MDIO_ADDR; 34714fd406SPriyanka Jain memac_mdio_info.name = DEFAULT_FM_MDIO_NAME; 35714fd406SPriyanka Jain 36714fd406SPriyanka Jain /* Register the real 1G MDIO bus */ 37714fd406SPriyanka Jain fm_memac_mdio_init(bis, &memac_mdio_info); 38714fd406SPriyanka Jain 39714fd406SPriyanka Jain /* 40714fd406SPriyanka Jain * Program on board RGMII, SGMII PHY addresses. 41714fd406SPriyanka Jain */ 42714fd406SPriyanka Jain for (i = FM1_DTSEC1; i < FM1_DTSEC1 + CONFIG_SYS_NUM_FM1_DTSEC; i++) { 43714fd406SPriyanka Jain int idx = i - FM1_DTSEC1; 44714fd406SPriyanka Jain 45714fd406SPriyanka Jain switch (fm_info_get_enet_if(i)) { 46*4b6067aeSPriyanka Jain #if defined(CONFIG_T1040RDB) || defined(CONFIG_T1040D4RDB) 47714fd406SPriyanka Jain case PHY_INTERFACE_MODE_SGMII: 48*4b6067aeSPriyanka Jain /* T1040RDB & T1040D4RDB only supports SGMII on 49*4b6067aeSPriyanka Jain * DTSEC3 50*4b6067aeSPriyanka Jain */ 51714fd406SPriyanka Jain fm_info_set_phy_address(FM1_DTSEC3, 52714fd406SPriyanka Jain CONFIG_SYS_SGMII1_PHY_ADDR); 53b0615f0bSShaohui Xie break; 54714fd406SPriyanka Jain #endif 55363fb32aSvijay rai #ifdef CONFIG_T1042RDB 56363fb32aSvijay rai case PHY_INTERFACE_MODE_SGMII: 57363fb32aSvijay rai /* T1042RDB doesn't supports SGMII on DTSEC1 & DTSEC2 */ 58363fb32aSvijay rai if ((FM1_DTSEC1 == i) || (FM1_DTSEC2 == i)) 59363fb32aSvijay rai fm_info_set_phy_address(i, 0); 60363fb32aSvijay rai /* T1042RDB only supports SGMII on DTSEC3 */ 61363fb32aSvijay rai fm_info_set_phy_address(FM1_DTSEC3, 62363fb32aSvijay rai CONFIG_SYS_SGMII1_PHY_ADDR); 63363fb32aSvijay rai break; 64363fb32aSvijay rai #endif 65*4b6067aeSPriyanka Jain #ifdef CONFIG_T1042D4RDB 66*4b6067aeSPriyanka Jain case PHY_INTERFACE_MODE_SGMII: 67*4b6067aeSPriyanka Jain /* T1042D4RDB supports SGMII on DTSEC1, DTSEC2 68*4b6067aeSPriyanka Jain * & DTSEC3 69*4b6067aeSPriyanka Jain */ 70*4b6067aeSPriyanka Jain if (FM1_DTSEC1 == i) 71*4b6067aeSPriyanka Jain phy_addr = CONFIG_SYS_SGMII1_PHY_ADDR; 72*4b6067aeSPriyanka Jain if (FM1_DTSEC2 == i) 73*4b6067aeSPriyanka Jain phy_addr = CONFIG_SYS_SGMII2_PHY_ADDR; 74*4b6067aeSPriyanka Jain if (FM1_DTSEC3 == i) 75*4b6067aeSPriyanka Jain phy_addr = CONFIG_SYS_SGMII3_PHY_ADDR; 76*4b6067aeSPriyanka Jain fm_info_set_phy_address(i, phy_addr); 77*4b6067aeSPriyanka Jain break; 78*4b6067aeSPriyanka Jain #endif 79714fd406SPriyanka Jain case PHY_INTERFACE_MODE_RGMII: 80714fd406SPriyanka Jain if (FM1_DTSEC4 == i) 81714fd406SPriyanka Jain phy_addr = CONFIG_SYS_RGMII1_PHY_ADDR; 82714fd406SPriyanka Jain if (FM1_DTSEC5 == i) 83714fd406SPriyanka Jain phy_addr = CONFIG_SYS_RGMII2_PHY_ADDR; 84714fd406SPriyanka Jain fm_info_set_phy_address(i, phy_addr); 85714fd406SPriyanka Jain break; 86714fd406SPriyanka Jain case PHY_INTERFACE_MODE_QSGMII: 87714fd406SPriyanka Jain fm_info_set_phy_address(i, 0); 88714fd406SPriyanka Jain break; 89714fd406SPriyanka Jain case PHY_INTERFACE_MODE_NONE: 90714fd406SPriyanka Jain fm_info_set_phy_address(i, 0); 91714fd406SPriyanka Jain break; 92714fd406SPriyanka Jain default: 93714fd406SPriyanka Jain printf("Fman1: DTSEC%u set to unknown interface %i\n", 94714fd406SPriyanka Jain idx + 1, fm_info_get_enet_if(i)); 95714fd406SPriyanka Jain fm_info_set_phy_address(i, 0); 96714fd406SPriyanka Jain break; 97714fd406SPriyanka Jain } 989b478befSCodrin Ciubotariu if (fm_info_get_enet_if(i) == PHY_INTERFACE_MODE_QSGMII || 999b478befSCodrin Ciubotariu fm_info_get_enet_if(i) == PHY_INTERFACE_MODE_NONE) 1009b478befSCodrin Ciubotariu fm_info_set_mdio(i, NULL); 1019b478befSCodrin Ciubotariu else 102714fd406SPriyanka Jain fm_info_set_mdio(i, 1039b478befSCodrin Ciubotariu miiphy_get_dev_by_name( 1049b478befSCodrin Ciubotariu DEFAULT_FM_MDIO_NAME)); 105714fd406SPriyanka Jain } 106714fd406SPriyanka Jain 107db4a1767SCodrin Ciubotariu #ifdef CONFIG_VSC9953 108db4a1767SCodrin Ciubotariu /* SerDes configured for QSGMII */ 109db4a1767SCodrin Ciubotariu if (serdes_get_first_lane(FSL_SRDS_1, QSGMII_SW1_A) >= 0) { 110db4a1767SCodrin Ciubotariu for (i = 0; i < 4; i++) { 111db4a1767SCodrin Ciubotariu bus = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME); 112db4a1767SCodrin Ciubotariu phy_addr = CONFIG_SYS_FM1_QSGMII11_PHY_ADDR + i; 113db4a1767SCodrin Ciubotariu phy_int = PHY_INTERFACE_MODE_QSGMII; 114db4a1767SCodrin Ciubotariu 115db4a1767SCodrin Ciubotariu vsc9953_port_info_set_mdio(i, bus); 116db4a1767SCodrin Ciubotariu vsc9953_port_info_set_phy_address(i, phy_addr); 117db4a1767SCodrin Ciubotariu vsc9953_port_info_set_phy_int(i, phy_int); 118db4a1767SCodrin Ciubotariu vsc9953_port_enable(i); 119db4a1767SCodrin Ciubotariu } 120db4a1767SCodrin Ciubotariu } 121db4a1767SCodrin Ciubotariu if (serdes_get_first_lane(FSL_SRDS_1, QSGMII_SW1_B) >= 0) { 122db4a1767SCodrin Ciubotariu for (i = 4; i < 8; i++) { 123db4a1767SCodrin Ciubotariu bus = miiphy_get_dev_by_name(DEFAULT_FM_MDIO_NAME); 124db4a1767SCodrin Ciubotariu phy_addr = CONFIG_SYS_FM1_QSGMII21_PHY_ADDR + i - 4; 125db4a1767SCodrin Ciubotariu phy_int = PHY_INTERFACE_MODE_QSGMII; 126db4a1767SCodrin Ciubotariu 127db4a1767SCodrin Ciubotariu vsc9953_port_info_set_mdio(i, bus); 128db4a1767SCodrin Ciubotariu vsc9953_port_info_set_phy_address(i, phy_addr); 129db4a1767SCodrin Ciubotariu vsc9953_port_info_set_phy_int(i, phy_int); 130db4a1767SCodrin Ciubotariu vsc9953_port_enable(i); 131db4a1767SCodrin Ciubotariu } 132db4a1767SCodrin Ciubotariu } 133db4a1767SCodrin Ciubotariu 134db4a1767SCodrin Ciubotariu /* Connect DTSEC1 to L2 switch if it doesn't have a PHY */ 135db4a1767SCodrin Ciubotariu if (serdes_get_first_lane(FSL_SRDS_1, SGMII_FM1_DTSEC1) < 0) 136db4a1767SCodrin Ciubotariu vsc9953_port_enable(8); 137db4a1767SCodrin Ciubotariu 138db4a1767SCodrin Ciubotariu /* Connect DTSEC2 to L2 switch if it doesn't have a PHY */ 139db4a1767SCodrin Ciubotariu if (serdes_get_first_lane(FSL_SRDS_1, SGMII_FM1_DTSEC2) < 0) { 140db4a1767SCodrin Ciubotariu /* Enable L2 On MAC2 using SCFG */ 141db4a1767SCodrin Ciubotariu struct ccsr_scfg *scfg = (struct ccsr_scfg *) 142db4a1767SCodrin Ciubotariu CONFIG_SYS_MPC85xx_SCFG; 143db4a1767SCodrin Ciubotariu 144db4a1767SCodrin Ciubotariu out_be32(&scfg->esgmiiselcr, in_be32(&scfg->esgmiiselcr) | 145db4a1767SCodrin Ciubotariu (0x80000000)); 146db4a1767SCodrin Ciubotariu vsc9953_port_enable(9); 147db4a1767SCodrin Ciubotariu } 148db4a1767SCodrin Ciubotariu #endif 149db4a1767SCodrin Ciubotariu 150714fd406SPriyanka Jain cpu_eth_init(bis); 151714fd406SPriyanka Jain #endif 152714fd406SPriyanka Jain 153714fd406SPriyanka Jain return pci_eth_init(bis); 154714fd406SPriyanka Jain } 155