1*aba80048SShengzhou Liu /* 2*aba80048SShengzhou Liu * Copyright 2014 Freescale Semiconductor, Inc. 3*aba80048SShengzhou Liu * 4*aba80048SShengzhou Liu * SPDX-License-Identifier: GPL-2.0+ 5*aba80048SShengzhou Liu */ 6*aba80048SShengzhou Liu 7*aba80048SShengzhou Liu #include <common.h> 8*aba80048SShengzhou Liu #include <asm/mmu.h> 9*aba80048SShengzhou Liu 10*aba80048SShengzhou Liu struct fsl_e_tlb_entry tlb_table[] = { 11*aba80048SShengzhou Liu /* TLB 0 - for temp stack in cache */ 12*aba80048SShengzhou Liu SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, 13*aba80048SShengzhou Liu CONFIG_SYS_INIT_RAM_ADDR_PHYS, 14*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, 0, 15*aba80048SShengzhou Liu 0, 0, BOOKE_PAGESZ_4K, 0), 16*aba80048SShengzhou Liu SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024, 17*aba80048SShengzhou Liu CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024, 18*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, 0, 19*aba80048SShengzhou Liu 0, 0, BOOKE_PAGESZ_4K, 0), 20*aba80048SShengzhou Liu SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024, 21*aba80048SShengzhou Liu CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024, 22*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, 0, 23*aba80048SShengzhou Liu 0, 0, BOOKE_PAGESZ_4K, 0), 24*aba80048SShengzhou Liu SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024, 25*aba80048SShengzhou Liu CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024, 26*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, 0, 27*aba80048SShengzhou Liu 0, 0, BOOKE_PAGESZ_4K, 0), 28*aba80048SShengzhou Liu 29*aba80048SShengzhou Liu /* TLB 1 */ 30*aba80048SShengzhou Liu /* *I*** - Covers boot page */ 31*aba80048SShengzhou Liu #if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR) 32*aba80048SShengzhou Liu /* 33*aba80048SShengzhou Liu * *I*G - L3SRAM. When L3 is used as 256K SRAM, the address of the 34*aba80048SShengzhou Liu * SRAM is at 0xfffc0000, it covered the 0xfffff000. 35*aba80048SShengzhou Liu */ 36*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR, 37*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 38*aba80048SShengzhou Liu 0, 0, BOOKE_PAGESZ_256K, 1), 39*aba80048SShengzhou Liu #else 40*aba80048SShengzhou Liu SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000, 41*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 42*aba80048SShengzhou Liu 0, 0, BOOKE_PAGESZ_4K, 1), 43*aba80048SShengzhou Liu #endif 44*aba80048SShengzhou Liu 45*aba80048SShengzhou Liu /* *I*G* - CCSRBAR */ 46*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS, 47*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 48*aba80048SShengzhou Liu 0, 1, BOOKE_PAGESZ_16M, 1), 49*aba80048SShengzhou Liu 50*aba80048SShengzhou Liu /* *I*G* - Flash, localbus */ 51*aba80048SShengzhou Liu /* This will be changed to *I*G* after relocation to RAM. */ 52*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS, 53*aba80048SShengzhou Liu MAS3_SX|MAS3_SR, MAS2_W|MAS2_G, 54*aba80048SShengzhou Liu 0, 2, BOOKE_PAGESZ_256M, 1), 55*aba80048SShengzhou Liu 56*aba80048SShengzhou Liu #ifndef CONFIG_SPL_BUILD 57*aba80048SShengzhou Liu /* *I*G* - PCI */ 58*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS, 59*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 60*aba80048SShengzhou Liu 0, 3, BOOKE_PAGESZ_1G, 1), 61*aba80048SShengzhou Liu 62*aba80048SShengzhou Liu /* *I*G* - PCI I/O */ 63*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS, 64*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 65*aba80048SShengzhou Liu 0, 4, BOOKE_PAGESZ_256K, 1), 66*aba80048SShengzhou Liu 67*aba80048SShengzhou Liu /* Bman/Qman */ 68*aba80048SShengzhou Liu #ifdef CONFIG_SYS_BMAN_MEM_PHYS 69*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE, CONFIG_SYS_BMAN_MEM_PHYS, 70*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, 0, 71*aba80048SShengzhou Liu 0, 5, BOOKE_PAGESZ_16M, 1), 72*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_BMAN_MEM_BASE + 0x01000000, 73*aba80048SShengzhou Liu CONFIG_SYS_BMAN_MEM_PHYS + 0x01000000, 74*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 75*aba80048SShengzhou Liu 0, 6, BOOKE_PAGESZ_16M, 1), 76*aba80048SShengzhou Liu #endif 77*aba80048SShengzhou Liu #ifdef CONFIG_SYS_QMAN_MEM_PHYS 78*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE, CONFIG_SYS_QMAN_MEM_PHYS, 79*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, 0, 80*aba80048SShengzhou Liu 0, 7, BOOKE_PAGESZ_16M, 1), 81*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_QMAN_MEM_BASE + 0x01000000, 82*aba80048SShengzhou Liu CONFIG_SYS_QMAN_MEM_PHYS + 0x01000000, 83*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 84*aba80048SShengzhou Liu 0, 8, BOOKE_PAGESZ_16M, 1), 85*aba80048SShengzhou Liu #endif 86*aba80048SShengzhou Liu #endif 87*aba80048SShengzhou Liu #ifdef CONFIG_SYS_DCSRBAR_PHYS 88*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_DCSRBAR, CONFIG_SYS_DCSRBAR_PHYS, 89*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 90*aba80048SShengzhou Liu 0, 9, BOOKE_PAGESZ_4M, 1), 91*aba80048SShengzhou Liu #endif 92*aba80048SShengzhou Liu #ifdef CONFIG_SYS_NAND_BASE 93*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS, 94*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 95*aba80048SShengzhou Liu 0, 10, BOOKE_PAGESZ_64K, 1), 96*aba80048SShengzhou Liu #endif 97*aba80048SShengzhou Liu #ifdef QIXIS_BASE 98*aba80048SShengzhou Liu SET_TLB_ENTRY(1, QIXIS_BASE, QIXIS_BASE_PHYS, 99*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 100*aba80048SShengzhou Liu 0, 11, BOOKE_PAGESZ_4K, 1), 101*aba80048SShengzhou Liu #endif 102*aba80048SShengzhou Liu 103*aba80048SShengzhou Liu #if defined(CONFIG_RAMBOOT_PBL) && !defined(CONFIG_SPL_BUILD) 104*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE, 105*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, 0, 106*aba80048SShengzhou Liu 0, 12, BOOKE_PAGESZ_1G, 1), 107*aba80048SShengzhou Liu SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE + 0x40000000, 108*aba80048SShengzhou Liu CONFIG_SYS_DDR_SDRAM_BASE + 0x40000000, 109*aba80048SShengzhou Liu MAS3_SX|MAS3_SW|MAS3_SR, 0, 110*aba80048SShengzhou Liu 0, 13, BOOKE_PAGESZ_1G, 1) 111*aba80048SShengzhou Liu #endif 112*aba80048SShengzhou Liu /* entry 14 and 15 has been used hard coded, they will be disabled 113*aba80048SShengzhou Liu * in cpu_init_f, so if needed more, will use entry 16 later. 114*aba80048SShengzhou Liu */ 115*aba80048SShengzhou Liu }; 116*aba80048SShengzhou Liu 117*aba80048SShengzhou Liu int num_tlb_entries = ARRAY_SIZE(tlb_table); 118