1aba80048SShengzhou Liu /* Copyright 2014 Freescale Semiconductor, Inc.
2aba80048SShengzhou Liu *
3aba80048SShengzhou Liu * SPDX-License-Identifier: GPL-2.0+
4aba80048SShengzhou Liu */
5aba80048SShengzhou Liu
6aba80048SShengzhou Liu #include <common.h>
724b852a7SSimon Glass #include <console.h>
8*203e94f6SSimon Glass #include <environment.h>
9aba80048SShengzhou Liu #include <malloc.h>
10aba80048SShengzhou Liu #include <ns16550.h>
11aba80048SShengzhou Liu #include <nand.h>
12aba80048SShengzhou Liu #include <i2c.h>
13aba80048SShengzhou Liu #include <mmc.h>
14aba80048SShengzhou Liu #include <fsl_esdhc.h>
15aba80048SShengzhou Liu #include <spi_flash.h>
16aba80048SShengzhou Liu #include "../common/qixis.h"
17aba80048SShengzhou Liu #include "t102xqds_qixis.h"
18ea022a37SSimon Glass #include "../common/spl.h"
19aba80048SShengzhou Liu
20aba80048SShengzhou Liu DECLARE_GLOBAL_DATA_PTR;
21aba80048SShengzhou Liu
get_effective_memsize(void)22aba80048SShengzhou Liu phys_size_t get_effective_memsize(void)
23aba80048SShengzhou Liu {
24aba80048SShengzhou Liu return CONFIG_SYS_L3_SIZE;
25aba80048SShengzhou Liu }
26aba80048SShengzhou Liu
get_board_sys_clk(void)27aba80048SShengzhou Liu unsigned long get_board_sys_clk(void)
28aba80048SShengzhou Liu {
29aba80048SShengzhou Liu u8 sysclk_conf = QIXIS_READ(brdcfg[1]);
30aba80048SShengzhou Liu
31aba80048SShengzhou Liu switch (sysclk_conf & 0x0F) {
32aba80048SShengzhou Liu case QIXIS_SYSCLK_83:
33aba80048SShengzhou Liu return 83333333;
34aba80048SShengzhou Liu case QIXIS_SYSCLK_100:
35aba80048SShengzhou Liu return 100000000;
36aba80048SShengzhou Liu case QIXIS_SYSCLK_125:
37aba80048SShengzhou Liu return 125000000;
38aba80048SShengzhou Liu case QIXIS_SYSCLK_133:
39aba80048SShengzhou Liu return 133333333;
40aba80048SShengzhou Liu case QIXIS_SYSCLK_150:
41aba80048SShengzhou Liu return 150000000;
42aba80048SShengzhou Liu case QIXIS_SYSCLK_160:
43aba80048SShengzhou Liu return 160000000;
44aba80048SShengzhou Liu case QIXIS_SYSCLK_166:
45aba80048SShengzhou Liu return 166666666;
46aba80048SShengzhou Liu }
47aba80048SShengzhou Liu return 66666666;
48aba80048SShengzhou Liu }
49aba80048SShengzhou Liu
get_board_ddr_clk(void)50aba80048SShengzhou Liu unsigned long get_board_ddr_clk(void)
51aba80048SShengzhou Liu {
52aba80048SShengzhou Liu u8 ddrclk_conf = QIXIS_READ(brdcfg[1]);
53aba80048SShengzhou Liu
54aba80048SShengzhou Liu switch ((ddrclk_conf & 0x30) >> 4) {
55aba80048SShengzhou Liu case QIXIS_DDRCLK_100:
56aba80048SShengzhou Liu return 100000000;
57aba80048SShengzhou Liu case QIXIS_DDRCLK_125:
58aba80048SShengzhou Liu return 125000000;
59aba80048SShengzhou Liu case QIXIS_DDRCLK_133:
60aba80048SShengzhou Liu return 133333333;
61aba80048SShengzhou Liu }
62aba80048SShengzhou Liu return 66666666;
63aba80048SShengzhou Liu }
64aba80048SShengzhou Liu
board_init_f(ulong bootflag)65aba80048SShengzhou Liu void board_init_f(ulong bootflag)
66aba80048SShengzhou Liu {
67aba80048SShengzhou Liu u32 plat_ratio, sys_clk, ccb_clk;
68aba80048SShengzhou Liu ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
69aba80048SShengzhou Liu
705d737010SYork Sun #if defined(CONFIG_ARCH_T1040) && defined(CONFIG_SPL_NAND_BOOT)
71aba80048SShengzhou Liu /*
72aba80048SShengzhou Liu * There is T1040 SoC issue where NOR, FPGA are inaccessible during
73aba80048SShengzhou Liu * NAND boot because IFC signals > IFC_AD7 are not enabled.
74aba80048SShengzhou Liu * This workaround changes RCW source to make all signals enabled.
75aba80048SShengzhou Liu */
76aba80048SShengzhou Liu u32 porsr1, pinctl;
77aba80048SShengzhou Liu #define FSL_CORENET_CCSR_PORSR1_RCW_MASK 0xFF800000
78aba80048SShengzhou Liu
79aba80048SShengzhou Liu porsr1 = in_be32(&gur->porsr1);
80aba80048SShengzhou Liu pinctl = ((porsr1 & ~(FSL_CORENET_CCSR_PORSR1_RCW_MASK)) | 0x24800000);
81aba80048SShengzhou Liu out_be32((unsigned int *)(CONFIG_SYS_DCSRBAR + 0x20000), pinctl);
82aba80048SShengzhou Liu #endif
83aba80048SShengzhou Liu
84aba80048SShengzhou Liu /* Memcpy existing GD at CONFIG_SPL_GD_ADDR */
85aba80048SShengzhou Liu memcpy((void *)CONFIG_SPL_GD_ADDR, (void *)gd, sizeof(gd_t));
86aba80048SShengzhou Liu
87aba80048SShengzhou Liu /* Update GD pointer */
88aba80048SShengzhou Liu gd = (gd_t *)(CONFIG_SPL_GD_ADDR);
89aba80048SShengzhou Liu
90aba80048SShengzhou Liu console_init_f();
91aba80048SShengzhou Liu
92aba80048SShengzhou Liu /* initialize selected port with appropriate baud rate */
93aba80048SShengzhou Liu sys_clk = get_board_sys_clk();
94aba80048SShengzhou Liu plat_ratio = (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
95aba80048SShengzhou Liu ccb_clk = sys_clk * plat_ratio / 2;
96aba80048SShengzhou Liu
97aba80048SShengzhou Liu NS16550_init((NS16550_t)CONFIG_SYS_NS16550_COM1,
98aba80048SShengzhou Liu ccb_clk / 16 / CONFIG_BAUDRATE);
99aba80048SShengzhou Liu
100aba80048SShengzhou Liu #if defined(CONFIG_SPL_MMC_BOOT)
101aba80048SShengzhou Liu puts("\nSD boot...\n");
102aba80048SShengzhou Liu #elif defined(CONFIG_SPL_SPI_BOOT)
103aba80048SShengzhou Liu puts("\nSPI boot...\n");
104aba80048SShengzhou Liu #elif defined(CONFIG_SPL_NAND_BOOT)
105aba80048SShengzhou Liu puts("\nNAND boot...\n");
106aba80048SShengzhou Liu #endif
107aba80048SShengzhou Liu
108aba80048SShengzhou Liu relocate_code(CONFIG_SPL_RELOC_STACK, (gd_t *)CONFIG_SPL_GD_ADDR, 0x0);
109aba80048SShengzhou Liu }
110aba80048SShengzhou Liu
board_init_r(gd_t * gd,ulong dest_addr)111aba80048SShengzhou Liu void board_init_r(gd_t *gd, ulong dest_addr)
112aba80048SShengzhou Liu {
113aba80048SShengzhou Liu bd_t *bd;
114aba80048SShengzhou Liu
115aba80048SShengzhou Liu bd = (bd_t *)(gd + sizeof(gd_t));
116aba80048SShengzhou Liu memset(bd, 0, sizeof(bd_t));
117aba80048SShengzhou Liu gd->bd = bd;
118aba80048SShengzhou Liu bd->bi_memstart = CONFIG_SYS_INIT_L3_ADDR;
119aba80048SShengzhou Liu bd->bi_memsize = CONFIG_SYS_L3_SIZE;
120aba80048SShengzhou Liu
121cbcbf71bSSimon Glass arch_cpu_init();
122aba80048SShengzhou Liu get_clocks();
123aba80048SShengzhou Liu mem_malloc_init(CONFIG_SPL_RELOC_MALLOC_ADDR,
124aba80048SShengzhou Liu CONFIG_SPL_RELOC_MALLOC_SIZE);
125ed4708aaSSumit Garg gd->flags |= GD_FLG_FULL_MALLOC_INIT;
126aba80048SShengzhou Liu
127aba80048SShengzhou Liu #ifdef CONFIG_SPL_NAND_BOOT
128aba80048SShengzhou Liu nand_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
129aba80048SShengzhou Liu (uchar *)CONFIG_ENV_ADDR);
130aba80048SShengzhou Liu #endif
131aba80048SShengzhou Liu #ifdef CONFIG_SPL_MMC_BOOT
132aba80048SShengzhou Liu mmc_initialize(bd);
133aba80048SShengzhou Liu mmc_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
134aba80048SShengzhou Liu (uchar *)CONFIG_ENV_ADDR);
135aba80048SShengzhou Liu #endif
136aba80048SShengzhou Liu #ifdef CONFIG_SPL_SPI_BOOT
137ea022a37SSimon Glass fsl_spi_spl_load_image(CONFIG_ENV_OFFSET, CONFIG_ENV_SIZE,
138aba80048SShengzhou Liu (uchar *)CONFIG_ENV_ADDR);
139aba80048SShengzhou Liu #endif
140aba80048SShengzhou Liu
141aba80048SShengzhou Liu gd->env_addr = (ulong)(CONFIG_ENV_ADDR);
142*203e94f6SSimon Glass gd->env_valid = ENV_VALID;
143aba80048SShengzhou Liu
144aba80048SShengzhou Liu i2c_init_all();
145aba80048SShengzhou Liu
146f1683aa7SSimon Glass dram_init();
147aba80048SShengzhou Liu
148aba80048SShengzhou Liu #ifdef CONFIG_SPL_MMC_BOOT
149aba80048SShengzhou Liu mmc_boot();
150aba80048SShengzhou Liu #elif defined(CONFIG_SPL_SPI_BOOT)
151ea022a37SSimon Glass fsl_spi_boot();
152aba80048SShengzhou Liu #elif defined(CONFIG_SPL_NAND_BOOT)
153aba80048SShengzhou Liu nand_boot();
154aba80048SShengzhou Liu #endif
155aba80048SShengzhou Liu }
156