1aba80048SShengzhou Liu /*
2aba80048SShengzhou Liu * Copyright 2014 Freescale Semiconductor, Inc.
3aba80048SShengzhou Liu *
4aba80048SShengzhou Liu * SPDX-License-Identifier: GPL-2.0+
5aba80048SShengzhou Liu */
6aba80048SShengzhou Liu
7aba80048SShengzhou Liu #include <common.h>
8aba80048SShengzhou Liu #include <i2c.h>
9aba80048SShengzhou Liu #include <hwconfig.h>
10aba80048SShengzhou Liu #include <asm/mmu.h>
11aba80048SShengzhou Liu #include <fsl_ddr_sdram.h>
12aba80048SShengzhou Liu #include <fsl_ddr_dimm_params.h>
13aba80048SShengzhou Liu #include <asm/fsl_law.h>
142c537642Stang yuantian #include <asm/mpc85xx_gpio.h>
15aba80048SShengzhou Liu
16aba80048SShengzhou Liu DECLARE_GLOBAL_DATA_PTR;
17aba80048SShengzhou Liu
18aba80048SShengzhou Liu struct board_specific_parameters {
19aba80048SShengzhou Liu u32 n_ranks;
20aba80048SShengzhou Liu u32 datarate_mhz_high;
21aba80048SShengzhou Liu u32 rank_gb;
22aba80048SShengzhou Liu u32 clk_adjust;
23aba80048SShengzhou Liu u32 wrlvl_start;
24aba80048SShengzhou Liu u32 wrlvl_ctl_2;
25aba80048SShengzhou Liu u32 wrlvl_ctl_3;
26aba80048SShengzhou Liu };
27aba80048SShengzhou Liu
28aba80048SShengzhou Liu /*
29aba80048SShengzhou Liu * datarate_mhz_high values need to be in ascending order
30aba80048SShengzhou Liu */
31aba80048SShengzhou Liu static const struct board_specific_parameters udimm0[] = {
32aba80048SShengzhou Liu /*
33aba80048SShengzhou Liu * memory controller 0
34aba80048SShengzhou Liu * num| hi| rank| clk| wrlvl | wrlvl | wrlvl |
35aba80048SShengzhou Liu * ranks| mhz| GB |adjst| start | ctl2 | ctl3 |
36aba80048SShengzhou Liu */
37aba80048SShengzhou Liu #if defined(CONFIG_SYS_FSL_DDR4)
38e04f9d0cSShengzhou Liu {2, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
39e04f9d0cSShengzhou Liu {2, 1900, 0, 8, 6, 0x08080A0C, 0x0D0E0F0A,},
40e04f9d0cSShengzhou Liu {1, 1666, 0, 8, 6, 0x0708090B, 0x0C0D0E09,},
41e04f9d0cSShengzhou Liu {1, 1900, 0, 8, 6, 0x08080A0C, 0x0D0E0F0A,},
42e04f9d0cSShengzhou Liu {1, 2200, 0, 8, 7, 0x08090A0D, 0x0F0F100C,},
43aba80048SShengzhou Liu #elif defined(CONFIG_SYS_FSL_DDR3)
44e04f9d0cSShengzhou Liu {2, 833, 0, 8, 6, 0x06060607, 0x08080807,},
45e04f9d0cSShengzhou Liu {2, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09,},
46e04f9d0cSShengzhou Liu {2, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
47e04f9d0cSShengzhou Liu {1, 833, 0, 8, 6, 0x06060607, 0x08080807,},
48e04f9d0cSShengzhou Liu {1, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09,},
49e04f9d0cSShengzhou Liu {1, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
50aba80048SShengzhou Liu #else
51aba80048SShengzhou Liu #error DDR type not defined
52aba80048SShengzhou Liu #endif
53aba80048SShengzhou Liu {}
54aba80048SShengzhou Liu };
55aba80048SShengzhou Liu
56aba80048SShengzhou Liu static const struct board_specific_parameters *udimms[] = {
57aba80048SShengzhou Liu udimm0,
58aba80048SShengzhou Liu };
59aba80048SShengzhou Liu
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)60aba80048SShengzhou Liu void fsl_ddr_board_options(memctl_options_t *popts,
61aba80048SShengzhou Liu dimm_params_t *pdimm,
62aba80048SShengzhou Liu unsigned int ctrl_num)
63aba80048SShengzhou Liu {
64aba80048SShengzhou Liu const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
65aba80048SShengzhou Liu ulong ddr_freq;
66aba80048SShengzhou Liu struct cpu_type *cpu = gd->arch.cpu;
67aba80048SShengzhou Liu
68aba80048SShengzhou Liu if (ctrl_num > 2) {
69aba80048SShengzhou Liu printf("Not supported controller number %d\n", ctrl_num);
70aba80048SShengzhou Liu return;
71aba80048SShengzhou Liu }
72aba80048SShengzhou Liu if (!pdimm->n_ranks)
73aba80048SShengzhou Liu return;
74aba80048SShengzhou Liu
75aba80048SShengzhou Liu pbsp = udimms[0];
76aba80048SShengzhou Liu
77aba80048SShengzhou Liu /* Get clk_adjust according to the board ddr freqency and n_banks
78aba80048SShengzhou Liu * specified in board_specific_parameters table.
79aba80048SShengzhou Liu */
80aba80048SShengzhou Liu ddr_freq = get_ddr_freq(0) / 1000000;
81aba80048SShengzhou Liu while (pbsp->datarate_mhz_high) {
82aba80048SShengzhou Liu if (pbsp->n_ranks == pdimm->n_ranks &&
83aba80048SShengzhou Liu (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
84aba80048SShengzhou Liu if (ddr_freq <= pbsp->datarate_mhz_high) {
85aba80048SShengzhou Liu popts->clk_adjust = pbsp->clk_adjust;
86aba80048SShengzhou Liu popts->wrlvl_start = pbsp->wrlvl_start;
87aba80048SShengzhou Liu popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
88aba80048SShengzhou Liu popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
89aba80048SShengzhou Liu goto found;
90aba80048SShengzhou Liu }
91aba80048SShengzhou Liu pbsp_highest = pbsp;
92aba80048SShengzhou Liu }
93aba80048SShengzhou Liu pbsp++;
94aba80048SShengzhou Liu }
95aba80048SShengzhou Liu
96aba80048SShengzhou Liu if (pbsp_highest) {
97aba80048SShengzhou Liu printf("Error: board specific timing not found\n");
98aba80048SShengzhou Liu printf("for data rate %lu MT/s\n", ddr_freq);
99aba80048SShengzhou Liu printf("Trying to use the highest speed (%u) parameters\n",
100aba80048SShengzhou Liu pbsp_highest->datarate_mhz_high);
101aba80048SShengzhou Liu popts->clk_adjust = pbsp_highest->clk_adjust;
102aba80048SShengzhou Liu popts->wrlvl_start = pbsp_highest->wrlvl_start;
103aba80048SShengzhou Liu popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
104aba80048SShengzhou Liu popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
105aba80048SShengzhou Liu } else {
106aba80048SShengzhou Liu panic("DIMM is not supported by this board");
107aba80048SShengzhou Liu }
108aba80048SShengzhou Liu found:
109aba80048SShengzhou Liu debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
110aba80048SShengzhou Liu pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
111aba80048SShengzhou Liu debug("\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, ",
112aba80048SShengzhou Liu pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2);
113aba80048SShengzhou Liu debug("wrlvl_ctrl_3 0x%x\n", pbsp->wrlvl_ctl_3);
114aba80048SShengzhou Liu
115aba80048SShengzhou Liu /*
116aba80048SShengzhou Liu * Factors to consider for half-strength driver enable:
117aba80048SShengzhou Liu * - number of DIMMs installed
118aba80048SShengzhou Liu */
119aba80048SShengzhou Liu popts->half_strength_driver_enable = 1;
120aba80048SShengzhou Liu /*
121aba80048SShengzhou Liu * Write leveling override
122aba80048SShengzhou Liu */
123aba80048SShengzhou Liu popts->wrlvl_override = 1;
124aba80048SShengzhou Liu popts->wrlvl_sample = 0xf;
125aba80048SShengzhou Liu
126aba80048SShengzhou Liu /*
127aba80048SShengzhou Liu * rtt and rtt_wr override
128aba80048SShengzhou Liu */
129aba80048SShengzhou Liu popts->rtt_override = 0;
130aba80048SShengzhou Liu
131aba80048SShengzhou Liu /* Enable ZQ calibration */
132aba80048SShengzhou Liu popts->zq_en = 1;
133aba80048SShengzhou Liu
134aba80048SShengzhou Liu /* DHC_EN =1, ODT = 75 Ohm */
135aba80048SShengzhou Liu #ifdef CONFIG_SYS_FSL_DDR4
136aba80048SShengzhou Liu popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
137aba80048SShengzhou Liu popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
138aba80048SShengzhou Liu DDR_CDR2_VREF_OVRD(70); /* Vref = 70% */
139aba80048SShengzhou Liu #else
140aba80048SShengzhou Liu popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_75ohm);
141aba80048SShengzhou Liu popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_75ohm);
14290101386SShengzhou Liu
14390101386SShengzhou Liu /* optimize cpo for erratum A-009942 */
14490101386SShengzhou Liu popts->cpo_sample = 0x5f;
145aba80048SShengzhou Liu #endif
146aba80048SShengzhou Liu
147aba80048SShengzhou Liu /* T1023 supports max DDR bus 32bit width, T1024 supports DDR 64bit,
148aba80048SShengzhou Liu * set DDR bus width to 32bit for T1023
149aba80048SShengzhou Liu */
150aba80048SShengzhou Liu if (cpu->soc_ver == SVR_T1023)
151aba80048SShengzhou Liu popts->data_bus_width = DDR_DATA_BUS_WIDTH_32;
152aba80048SShengzhou Liu
153aba80048SShengzhou Liu #ifdef CONFIG_FORCE_DDR_DATA_BUS_WIDTH_32
154aba80048SShengzhou Liu /* for DDR bus 32bit test on T1024 */
155aba80048SShengzhou Liu popts->data_bus_width = DDR_DATA_BUS_WIDTH_32;
156aba80048SShengzhou Liu #endif
157aba80048SShengzhou Liu }
158aba80048SShengzhou Liu
1592c537642Stang yuantian #if defined(CONFIG_DEEP_SLEEP)
board_mem_sleep_setup(void)1602c537642Stang yuantian void board_mem_sleep_setup(void)
1612c537642Stang yuantian {
1622c537642Stang yuantian void __iomem *qixis_base = (void *)QIXIS_BASE;
1632c537642Stang yuantian
1642c537642Stang yuantian /* does not provide HW signals for power management */
1652c537642Stang yuantian clrbits_8(qixis_base + 0x21, 0x2);
1662c537642Stang yuantian /* Disable MCKE isolation */
1672c537642Stang yuantian gpio_set_value(2, 0);
1682c537642Stang yuantian udelay(1);
1692c537642Stang yuantian }
1702c537642Stang yuantian #endif
1712c537642Stang yuantian
dram_init(void)172*f1683aa7SSimon Glass int dram_init(void)
173aba80048SShengzhou Liu {
174aba80048SShengzhou Liu phys_size_t dram_size;
175aba80048SShengzhou Liu
176aba80048SShengzhou Liu #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
177aba80048SShengzhou Liu puts("Initializing....using SPD\n");
178aba80048SShengzhou Liu dram_size = fsl_ddr_sdram();
179aba80048SShengzhou Liu #else
180aba80048SShengzhou Liu /* DDR has been initialised by first stage boot loader */
181aba80048SShengzhou Liu dram_size = fsl_ddr_sdram_size();
182aba80048SShengzhou Liu #endif
18353499282SShengzhou Liu dram_size = setup_ddr_tlbs(dram_size / 0x100000);
18453499282SShengzhou Liu dram_size *= 0x100000;
1852c537642Stang yuantian
1862c537642Stang yuantian #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
1872c537642Stang yuantian fsl_dp_resume();
1882c537642Stang yuantian #endif
1892c537642Stang yuantian
190088454cdSSimon Glass gd->ram_size = dram_size;
191088454cdSSimon Glass
192088454cdSSimon Glass return 0;
193aba80048SShengzhou Liu }
194