1*4f1d1b7dSMingkai Hu /* 2*4f1d1b7dSMingkai Hu * Copyright 2011 Freescale Semiconductor, Inc. 3*4f1d1b7dSMingkai Hu * 4*4f1d1b7dSMingkai Hu * See file CREDITS for list of people who contributed to this 5*4f1d1b7dSMingkai Hu * project. 6*4f1d1b7dSMingkai Hu * 7*4f1d1b7dSMingkai Hu * This program is free software; you can redistribute it and/or 8*4f1d1b7dSMingkai Hu * modify it under the terms of the GNU General Public License as 9*4f1d1b7dSMingkai Hu * published by the Free Software Foundation; either version 2 of 10*4f1d1b7dSMingkai Hu * the License, or (at your option) any later version. 11*4f1d1b7dSMingkai Hu * 12*4f1d1b7dSMingkai Hu * This program is distributed in the hope that it will be useful, 13*4f1d1b7dSMingkai Hu * but WITHOUT ANY WARRANTY; without even the implied warranty of 14*4f1d1b7dSMingkai Hu * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 15*4f1d1b7dSMingkai Hu * GNU General Public License for more details. 16*4f1d1b7dSMingkai Hu * 17*4f1d1b7dSMingkai Hu * You should have received a copy of the GNU General Public License 18*4f1d1b7dSMingkai Hu * along with this program; if not, write to the Free Software 19*4f1d1b7dSMingkai Hu * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 20*4f1d1b7dSMingkai Hu * MA 02111-1307 USA 21*4f1d1b7dSMingkai Hu */ 22*4f1d1b7dSMingkai Hu 23*4f1d1b7dSMingkai Hu #include <common.h> 24*4f1d1b7dSMingkai Hu #include <command.h> 25*4f1d1b7dSMingkai Hu #include <netdev.h> 26*4f1d1b7dSMingkai Hu #include <linux/compiler.h> 27*4f1d1b7dSMingkai Hu #include <asm/mmu.h> 28*4f1d1b7dSMingkai Hu #include <asm/processor.h> 29*4f1d1b7dSMingkai Hu #include <asm/cache.h> 30*4f1d1b7dSMingkai Hu #include <asm/immap_85xx.h> 31*4f1d1b7dSMingkai Hu #include <asm/fsl_law.h> 32*4f1d1b7dSMingkai Hu #include <asm/fsl_serdes.h> 33*4f1d1b7dSMingkai Hu #include <asm/fsl_portals.h> 34*4f1d1b7dSMingkai Hu #include <asm/fsl_liodn.h> 35*4f1d1b7dSMingkai Hu 36*4f1d1b7dSMingkai Hu extern void pci_of_setup(void *blob, bd_t *bd); 37*4f1d1b7dSMingkai Hu 38*4f1d1b7dSMingkai Hu #include "cpld.h" 39*4f1d1b7dSMingkai Hu 40*4f1d1b7dSMingkai Hu DECLARE_GLOBAL_DATA_PTR; 41*4f1d1b7dSMingkai Hu 42*4f1d1b7dSMingkai Hu int checkboard(void) 43*4f1d1b7dSMingkai Hu { 44*4f1d1b7dSMingkai Hu u8 sw; 45*4f1d1b7dSMingkai Hu struct cpu_type *cpu = gd->cpu; 46*4f1d1b7dSMingkai Hu ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR; 47*4f1d1b7dSMingkai Hu unsigned int i; 48*4f1d1b7dSMingkai Hu 49*4f1d1b7dSMingkai Hu printf("Board: %sRDB, ", cpu->name); 50*4f1d1b7dSMingkai Hu printf("CPLD version: %d.%d ", CPLD_READ(cpld_ver), 51*4f1d1b7dSMingkai Hu CPLD_READ(cpld_ver_sub)); 52*4f1d1b7dSMingkai Hu 53*4f1d1b7dSMingkai Hu sw = CPLD_READ(fbank_sel); 54*4f1d1b7dSMingkai Hu printf("vBank: %d\n", sw & 0x1); 55*4f1d1b7dSMingkai Hu 56*4f1d1b7dSMingkai Hu #ifdef CONFIG_PHYS_64BIT 57*4f1d1b7dSMingkai Hu puts("36-bit Addressing\n"); 58*4f1d1b7dSMingkai Hu #endif 59*4f1d1b7dSMingkai Hu 60*4f1d1b7dSMingkai Hu /* 61*4f1d1b7dSMingkai Hu * Display the RCW, so that no one gets confused as to what RCW 62*4f1d1b7dSMingkai Hu * we're actually using for this boot. 63*4f1d1b7dSMingkai Hu */ 64*4f1d1b7dSMingkai Hu puts("Reset Configuration Word (RCW):"); 65*4f1d1b7dSMingkai Hu for (i = 0; i < ARRAY_SIZE(gur->rcwsr); i++) { 66*4f1d1b7dSMingkai Hu u32 rcw = in_be32(&gur->rcwsr[i]); 67*4f1d1b7dSMingkai Hu 68*4f1d1b7dSMingkai Hu if ((i % 4) == 0) 69*4f1d1b7dSMingkai Hu printf("\n %08x:", i * 4); 70*4f1d1b7dSMingkai Hu printf(" %08x", rcw); 71*4f1d1b7dSMingkai Hu } 72*4f1d1b7dSMingkai Hu puts("\n"); 73*4f1d1b7dSMingkai Hu 74*4f1d1b7dSMingkai Hu /* 75*4f1d1b7dSMingkai Hu * Display the actual SERDES reference clocks as configured by the 76*4f1d1b7dSMingkai Hu * dip switches on the board. Note that the SWx registers could 77*4f1d1b7dSMingkai Hu * technically be set to force the reference clocks to match the 78*4f1d1b7dSMingkai Hu * values that the SERDES expects (or vice versa). For now, however, 79*4f1d1b7dSMingkai Hu * we just display both values and hope the user notices when they 80*4f1d1b7dSMingkai Hu * don't match. 81*4f1d1b7dSMingkai Hu */ 82*4f1d1b7dSMingkai Hu puts("SERDES Reference Clocks: "); 83*4f1d1b7dSMingkai Hu sw = in_8(&CPLD_SW(2)) >> 2; 84*4f1d1b7dSMingkai Hu for (i = 0; i < 2; i++) { 85*4f1d1b7dSMingkai Hu static const char * const freq[] = {"0", "100", "125"}; 86*4f1d1b7dSMingkai Hu unsigned int clock = (sw >> (2 * i)) & 3; 87*4f1d1b7dSMingkai Hu 88*4f1d1b7dSMingkai Hu printf("Bank%u=%sMhz ", i+1, freq[clock]); 89*4f1d1b7dSMingkai Hu } 90*4f1d1b7dSMingkai Hu puts("\n"); 91*4f1d1b7dSMingkai Hu 92*4f1d1b7dSMingkai Hu return 0; 93*4f1d1b7dSMingkai Hu } 94*4f1d1b7dSMingkai Hu 95*4f1d1b7dSMingkai Hu int board_early_init_f(void) 96*4f1d1b7dSMingkai Hu { 97*4f1d1b7dSMingkai Hu ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); 98*4f1d1b7dSMingkai Hu 99*4f1d1b7dSMingkai Hu /* board only uses the DDR_MCK0/1, so disable the DDR_MCK2/3 */ 100*4f1d1b7dSMingkai Hu setbits_be32(&gur->ddrclkdr, 0x000f000f); 101*4f1d1b7dSMingkai Hu 102*4f1d1b7dSMingkai Hu return 0; 103*4f1d1b7dSMingkai Hu } 104*4f1d1b7dSMingkai Hu 105*4f1d1b7dSMingkai Hu int board_early_init_r(void) 106*4f1d1b7dSMingkai Hu { 107*4f1d1b7dSMingkai Hu const unsigned int flashbase = CONFIG_SYS_FLASH_BASE; 108*4f1d1b7dSMingkai Hu const u8 flash_esel = find_tlb_idx((void *)flashbase, 1); 109*4f1d1b7dSMingkai Hu 110*4f1d1b7dSMingkai Hu /* 111*4f1d1b7dSMingkai Hu * Remap Boot flash + PROMJET region to caching-inhibited 112*4f1d1b7dSMingkai Hu * so that flash can be erased properly. 113*4f1d1b7dSMingkai Hu */ 114*4f1d1b7dSMingkai Hu 115*4f1d1b7dSMingkai Hu /* Flush d-cache and invalidate i-cache of any FLASH data */ 116*4f1d1b7dSMingkai Hu flush_dcache(); 117*4f1d1b7dSMingkai Hu invalidate_icache(); 118*4f1d1b7dSMingkai Hu 119*4f1d1b7dSMingkai Hu /* invalidate existing TLB entry for flash + promjet */ 120*4f1d1b7dSMingkai Hu disable_tlb(flash_esel); 121*4f1d1b7dSMingkai Hu 122*4f1d1b7dSMingkai Hu set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, 123*4f1d1b7dSMingkai Hu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 124*4f1d1b7dSMingkai Hu 0, flash_esel, BOOKE_PAGESZ_256M, 1); 125*4f1d1b7dSMingkai Hu 126*4f1d1b7dSMingkai Hu set_liodns(); 127*4f1d1b7dSMingkai Hu setup_portals(); 128*4f1d1b7dSMingkai Hu 129*4f1d1b7dSMingkai Hu return 0; 130*4f1d1b7dSMingkai Hu } 131*4f1d1b7dSMingkai Hu 132*4f1d1b7dSMingkai Hu static const char *serdes_clock_to_string(u32 clock) 133*4f1d1b7dSMingkai Hu { 134*4f1d1b7dSMingkai Hu switch (clock) { 135*4f1d1b7dSMingkai Hu case SRDS_PLLCR0_RFCK_SEL_100: 136*4f1d1b7dSMingkai Hu return "100"; 137*4f1d1b7dSMingkai Hu case SRDS_PLLCR0_RFCK_SEL_125: 138*4f1d1b7dSMingkai Hu return "125"; 139*4f1d1b7dSMingkai Hu case SRDS_PLLCR0_RFCK_SEL_156_25: 140*4f1d1b7dSMingkai Hu return "156.25"; 141*4f1d1b7dSMingkai Hu default: 142*4f1d1b7dSMingkai Hu return "150"; 143*4f1d1b7dSMingkai Hu } 144*4f1d1b7dSMingkai Hu } 145*4f1d1b7dSMingkai Hu 146*4f1d1b7dSMingkai Hu #define NUM_SRDS_BANKS 2 147*4f1d1b7dSMingkai Hu 148*4f1d1b7dSMingkai Hu int misc_init_r(void) 149*4f1d1b7dSMingkai Hu { 150*4f1d1b7dSMingkai Hu serdes_corenet_t *regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR; 151*4f1d1b7dSMingkai Hu u32 actual[NUM_SRDS_BANKS]; 152*4f1d1b7dSMingkai Hu unsigned int i; 153*4f1d1b7dSMingkai Hu u8 sw; 154*4f1d1b7dSMingkai Hu 155*4f1d1b7dSMingkai Hu sw = in_8(&CPLD_SW(2)) >> 2; 156*4f1d1b7dSMingkai Hu for (i = 0; i < NUM_SRDS_BANKS; i++) { 157*4f1d1b7dSMingkai Hu unsigned int clock = (sw >> (2 * i)) & 3; 158*4f1d1b7dSMingkai Hu switch (clock) { 159*4f1d1b7dSMingkai Hu case 1: 160*4f1d1b7dSMingkai Hu actual[i] = SRDS_PLLCR0_RFCK_SEL_100; 161*4f1d1b7dSMingkai Hu break; 162*4f1d1b7dSMingkai Hu case 2: 163*4f1d1b7dSMingkai Hu actual[i] = SRDS_PLLCR0_RFCK_SEL_125; 164*4f1d1b7dSMingkai Hu break; 165*4f1d1b7dSMingkai Hu default: 166*4f1d1b7dSMingkai Hu printf("Warning: SDREFCLK%u switch setting of '11' is " 167*4f1d1b7dSMingkai Hu "unsupported\n", i + 1); 168*4f1d1b7dSMingkai Hu break; 169*4f1d1b7dSMingkai Hu } 170*4f1d1b7dSMingkai Hu } 171*4f1d1b7dSMingkai Hu 172*4f1d1b7dSMingkai Hu for (i = 0; i < NUM_SRDS_BANKS; i++) { 173*4f1d1b7dSMingkai Hu u32 expected = in_be32(®s->bank[i].pllcr0); 174*4f1d1b7dSMingkai Hu expected &= SRDS_PLLCR0_RFCK_SEL_MASK; 175*4f1d1b7dSMingkai Hu if (expected != actual[i]) { 176*4f1d1b7dSMingkai Hu printf("Warning: SERDES bank %u expects reference clock" 177*4f1d1b7dSMingkai Hu " %sMHz, but actual is %sMHz\n", i + 1, 178*4f1d1b7dSMingkai Hu serdes_clock_to_string(expected), 179*4f1d1b7dSMingkai Hu serdes_clock_to_string(actual[i])); 180*4f1d1b7dSMingkai Hu } 181*4f1d1b7dSMingkai Hu } 182*4f1d1b7dSMingkai Hu 183*4f1d1b7dSMingkai Hu return 0; 184*4f1d1b7dSMingkai Hu } 185*4f1d1b7dSMingkai Hu 186*4f1d1b7dSMingkai Hu void ft_board_setup(void *blob, bd_t *bd) 187*4f1d1b7dSMingkai Hu { 188*4f1d1b7dSMingkai Hu phys_addr_t base; 189*4f1d1b7dSMingkai Hu phys_size_t size; 190*4f1d1b7dSMingkai Hu 191*4f1d1b7dSMingkai Hu ft_cpu_setup(blob, bd); 192*4f1d1b7dSMingkai Hu 193*4f1d1b7dSMingkai Hu base = getenv_bootm_low(); 194*4f1d1b7dSMingkai Hu size = getenv_bootm_size(); 195*4f1d1b7dSMingkai Hu 196*4f1d1b7dSMingkai Hu fdt_fixup_memory(blob, (u64)base, (u64)size); 197*4f1d1b7dSMingkai Hu 198*4f1d1b7dSMingkai Hu #ifdef CONFIG_PCI 199*4f1d1b7dSMingkai Hu pci_of_setup(blob, bd); 200*4f1d1b7dSMingkai Hu #endif 201*4f1d1b7dSMingkai Hu 202*4f1d1b7dSMingkai Hu fdt_fixup_liodn(blob); 203*4f1d1b7dSMingkai Hu } 204