14f1d1b7dSMingkai Hu /*
23d7506faSramneek mehresh * Copyright 2011,2012 Freescale Semiconductor, Inc.
34f1d1b7dSMingkai Hu *
41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
54f1d1b7dSMingkai Hu */
64f1d1b7dSMingkai Hu
74f1d1b7dSMingkai Hu #include <common.h>
84f1d1b7dSMingkai Hu #include <command.h>
94f1d1b7dSMingkai Hu #include <netdev.h>
104f1d1b7dSMingkai Hu #include <linux/compiler.h>
114f1d1b7dSMingkai Hu #include <asm/mmu.h>
124f1d1b7dSMingkai Hu #include <asm/processor.h>
134f1d1b7dSMingkai Hu #include <asm/cache.h>
144f1d1b7dSMingkai Hu #include <asm/immap_85xx.h>
154f1d1b7dSMingkai Hu #include <asm/fsl_law.h>
164f1d1b7dSMingkai Hu #include <asm/fsl_serdes.h>
174f1d1b7dSMingkai Hu #include <asm/fsl_liodn.h>
180787ecc0SMingkai Hu #include <fm_eth.h>
194f1d1b7dSMingkai Hu
204f1d1b7dSMingkai Hu extern void pci_of_setup(void *blob, bd_t *bd);
214f1d1b7dSMingkai Hu
224f1d1b7dSMingkai Hu #include "cpld.h"
234f1d1b7dSMingkai Hu
244f1d1b7dSMingkai Hu DECLARE_GLOBAL_DATA_PTR;
254f1d1b7dSMingkai Hu
checkboard(void)264f1d1b7dSMingkai Hu int checkboard(void)
274f1d1b7dSMingkai Hu {
284f1d1b7dSMingkai Hu u8 sw;
2967ac13b1SSimon Glass struct cpu_type *cpu = gd->arch.cpu;
304f1d1b7dSMingkai Hu unsigned int i;
314f1d1b7dSMingkai Hu
324f1d1b7dSMingkai Hu printf("Board: %sRDB, ", cpu->name);
334f1d1b7dSMingkai Hu printf("CPLD version: %d.%d ", CPLD_READ(cpld_ver),
344f1d1b7dSMingkai Hu CPLD_READ(cpld_ver_sub));
354f1d1b7dSMingkai Hu
364f1d1b7dSMingkai Hu sw = CPLD_READ(fbank_sel);
374f1d1b7dSMingkai Hu printf("vBank: %d\n", sw & 0x1);
384f1d1b7dSMingkai Hu
394f1d1b7dSMingkai Hu /*
404f1d1b7dSMingkai Hu * Display the actual SERDES reference clocks as configured by the
414f1d1b7dSMingkai Hu * dip switches on the board. Note that the SWx registers could
424f1d1b7dSMingkai Hu * technically be set to force the reference clocks to match the
434f1d1b7dSMingkai Hu * values that the SERDES expects (or vice versa). For now, however,
444f1d1b7dSMingkai Hu * we just display both values and hope the user notices when they
454f1d1b7dSMingkai Hu * don't match.
464f1d1b7dSMingkai Hu */
474f1d1b7dSMingkai Hu puts("SERDES Reference Clocks: ");
484f1d1b7dSMingkai Hu sw = in_8(&CPLD_SW(2)) >> 2;
494f1d1b7dSMingkai Hu for (i = 0; i < 2; i++) {
504497861aSShaohui Xie static const char * const freq[][3] = {{"0", "100", "125"},
514497861aSShaohui Xie {"100", "156.25", "125"}
524497861aSShaohui Xie };
534f1d1b7dSMingkai Hu unsigned int clock = (sw >> (2 * i)) & 3;
544f1d1b7dSMingkai Hu
554497861aSShaohui Xie printf("Bank%u=%sMhz ", i+1, freq[i][clock]);
564f1d1b7dSMingkai Hu }
574f1d1b7dSMingkai Hu puts("\n");
584f1d1b7dSMingkai Hu
594f1d1b7dSMingkai Hu return 0;
604f1d1b7dSMingkai Hu }
614f1d1b7dSMingkai Hu
board_early_init_f(void)624f1d1b7dSMingkai Hu int board_early_init_f(void)
634f1d1b7dSMingkai Hu {
644f1d1b7dSMingkai Hu ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
654f1d1b7dSMingkai Hu
664f1d1b7dSMingkai Hu /* board only uses the DDR_MCK0/1, so disable the DDR_MCK2/3 */
674f1d1b7dSMingkai Hu setbits_be32(&gur->ddrclkdr, 0x000f000f);
684f1d1b7dSMingkai Hu
694f1d1b7dSMingkai Hu return 0;
704f1d1b7dSMingkai Hu }
714f1d1b7dSMingkai Hu
72220d506aSShaohui Xie #define CPLD_LANE_A_SEL 0x1
73220d506aSShaohui Xie #define CPLD_LANE_G_SEL 0x2
74220d506aSShaohui Xie #define CPLD_LANE_C_SEL 0x4
75220d506aSShaohui Xie #define CPLD_LANE_D_SEL 0x8
76220d506aSShaohui Xie
board_config_lanes_mux(void)77220d506aSShaohui Xie void board_config_lanes_mux(void)
78220d506aSShaohui Xie {
79220d506aSShaohui Xie ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC85xx_GUTS_ADDR;
80220d506aSShaohui Xie int srds_prtcl = (in_be32(&gur->rcwsr[4]) &
81220d506aSShaohui Xie FSL_CORENET_RCWSR4_SRDS_PRTCL) >> 26;
82220d506aSShaohui Xie
83220d506aSShaohui Xie u8 mux = 0;
84220d506aSShaohui Xie switch (srds_prtcl) {
85220d506aSShaohui Xie case 0x2:
86220d506aSShaohui Xie case 0x5:
87220d506aSShaohui Xie case 0x9:
88220d506aSShaohui Xie case 0xa:
89220d506aSShaohui Xie case 0xf:
90220d506aSShaohui Xie break;
91220d506aSShaohui Xie case 0x8:
92220d506aSShaohui Xie mux |= CPLD_LANE_C_SEL | CPLD_LANE_D_SEL;
93220d506aSShaohui Xie break;
94220d506aSShaohui Xie case 0x14:
95220d506aSShaohui Xie mux |= CPLD_LANE_A_SEL;
96220d506aSShaohui Xie break;
97220d506aSShaohui Xie case 0x17:
98220d506aSShaohui Xie mux |= CPLD_LANE_G_SEL;
99220d506aSShaohui Xie break;
100220d506aSShaohui Xie case 0x16:
101220d506aSShaohui Xie case 0x19:
102220d506aSShaohui Xie case 0x1a:
103220d506aSShaohui Xie mux |= CPLD_LANE_G_SEL | CPLD_LANE_C_SEL | CPLD_LANE_D_SEL;
104220d506aSShaohui Xie break;
105220d506aSShaohui Xie case 0x1c:
106220d506aSShaohui Xie mux |= CPLD_LANE_G_SEL | CPLD_LANE_A_SEL;
107220d506aSShaohui Xie break;
108220d506aSShaohui Xie default:
109220d506aSShaohui Xie printf("Fman:Unsupported SerDes Protocol 0x%02x\n", srds_prtcl);
110220d506aSShaohui Xie break;
111220d506aSShaohui Xie }
112220d506aSShaohui Xie CPLD_WRITE(serdes_mux, mux);
113220d506aSShaohui Xie }
114220d506aSShaohui Xie
board_early_init_r(void)1154f1d1b7dSMingkai Hu int board_early_init_r(void)
1164f1d1b7dSMingkai Hu {
1174f1d1b7dSMingkai Hu const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
1189d045682SYork Sun int flash_esel = find_tlb_idx((void *)flashbase, 1);
1194f1d1b7dSMingkai Hu
1204f1d1b7dSMingkai Hu /*
1214f1d1b7dSMingkai Hu * Remap Boot flash + PROMJET region to caching-inhibited
1224f1d1b7dSMingkai Hu * so that flash can be erased properly.
1234f1d1b7dSMingkai Hu */
1244f1d1b7dSMingkai Hu
1254f1d1b7dSMingkai Hu /* Flush d-cache and invalidate i-cache of any FLASH data */
1264f1d1b7dSMingkai Hu flush_dcache();
1274f1d1b7dSMingkai Hu invalidate_icache();
1284f1d1b7dSMingkai Hu
1299d045682SYork Sun if (flash_esel == -1) {
1309d045682SYork Sun /* very unlikely unless something is messed up */
1319d045682SYork Sun puts("Error: Could not find TLB for FLASH BASE\n");
1329d045682SYork Sun flash_esel = 2; /* give our best effort to continue */
1339d045682SYork Sun } else {
1344f1d1b7dSMingkai Hu /* invalidate existing TLB entry for flash + promjet */
1354f1d1b7dSMingkai Hu disable_tlb(flash_esel);
1369d045682SYork Sun }
1374f1d1b7dSMingkai Hu
1384f1d1b7dSMingkai Hu set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
1394f1d1b7dSMingkai Hu MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
1404f1d1b7dSMingkai Hu 0, flash_esel, BOOKE_PAGESZ_256M, 1);
1414f1d1b7dSMingkai Hu
142220d506aSShaohui Xie board_config_lanes_mux();
1434f1d1b7dSMingkai Hu
1444f1d1b7dSMingkai Hu return 0;
1454f1d1b7dSMingkai Hu }
1464f1d1b7dSMingkai Hu
get_board_sys_clk(unsigned long dummy)14744d50f0bSShaohui Xie unsigned long get_board_sys_clk(unsigned long dummy)
14844d50f0bSShaohui Xie {
14944d50f0bSShaohui Xie u8 sysclk_conf = CPLD_READ(sysclk_sw1);
15044d50f0bSShaohui Xie
15144d50f0bSShaohui Xie switch (sysclk_conf & 0x7) {
15244d50f0bSShaohui Xie case CPLD_SYSCLK_83:
15344d50f0bSShaohui Xie return 83333333;
15444d50f0bSShaohui Xie case CPLD_SYSCLK_100:
15544d50f0bSShaohui Xie return 100000000;
15644d50f0bSShaohui Xie default:
15744d50f0bSShaohui Xie return 66666666;
15844d50f0bSShaohui Xie }
15944d50f0bSShaohui Xie }
16044d50f0bSShaohui Xie
1614f1d1b7dSMingkai Hu #define NUM_SRDS_BANKS 2
1624f1d1b7dSMingkai Hu
misc_init_r(void)1634f1d1b7dSMingkai Hu int misc_init_r(void)
1644f1d1b7dSMingkai Hu {
1654f1d1b7dSMingkai Hu serdes_corenet_t *regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
1664f1d1b7dSMingkai Hu u32 actual[NUM_SRDS_BANKS];
1674f1d1b7dSMingkai Hu unsigned int i;
1684f1d1b7dSMingkai Hu u8 sw;
1694497861aSShaohui Xie static const int freq[][3] = {
1704497861aSShaohui Xie {0, SRDS_PLLCR0_RFCK_SEL_100, SRDS_PLLCR0_RFCK_SEL_125},
1714497861aSShaohui Xie {SRDS_PLLCR0_RFCK_SEL_100, SRDS_PLLCR0_RFCK_SEL_156_25,
1724497861aSShaohui Xie SRDS_PLLCR0_RFCK_SEL_125}
1734497861aSShaohui Xie };
1744f1d1b7dSMingkai Hu
1754f1d1b7dSMingkai Hu sw = in_8(&CPLD_SW(2)) >> 2;
1764f1d1b7dSMingkai Hu for (i = 0; i < NUM_SRDS_BANKS; i++) {
1774f1d1b7dSMingkai Hu unsigned int clock = (sw >> (2 * i)) & 3;
1784497861aSShaohui Xie if (clock == 0x3) {
1794f1d1b7dSMingkai Hu printf("Warning: SDREFCLK%u switch setting of '11' is "
1804f1d1b7dSMingkai Hu "unsupported\n", i + 1);
1814f1d1b7dSMingkai Hu break;
1824f1d1b7dSMingkai Hu }
1834497861aSShaohui Xie if (i == 0 && clock == 0)
1844497861aSShaohui Xie puts("Warning: SDREFCLK1 switch setting of"
1854497861aSShaohui Xie "'00' is unsupported\n");
1864497861aSShaohui Xie else
1874497861aSShaohui Xie actual[i] = freq[i][clock];
188f9539a9cSShaohui Xie
189f9539a9cSShaohui Xie /*
190f9539a9cSShaohui Xie * PC board uses a different CPLD with PB board, this CPLD
191f9539a9cSShaohui Xie * has cpld_ver_sub = 1, and pcba_ver = 5. But CPLD on PB
192f9539a9cSShaohui Xie * board has cpld_ver_sub = 0, and pcba_ver = 4.
193f9539a9cSShaohui Xie */
194f9539a9cSShaohui Xie if ((i == 1) && (CPLD_READ(cpld_ver_sub) == 1) &&
195f9539a9cSShaohui Xie (CPLD_READ(pcba_ver) == 5)) {
196f9539a9cSShaohui Xie /* PC board bank2 frequency */
197f9539a9cSShaohui Xie actual[i] = freq[i-1][clock];
198f9539a9cSShaohui Xie }
1994f1d1b7dSMingkai Hu }
2004f1d1b7dSMingkai Hu
2014f1d1b7dSMingkai Hu for (i = 0; i < NUM_SRDS_BANKS; i++) {
2024f1d1b7dSMingkai Hu u32 expected = in_be32(®s->bank[i].pllcr0);
2034f1d1b7dSMingkai Hu expected &= SRDS_PLLCR0_RFCK_SEL_MASK;
2044f1d1b7dSMingkai Hu if (expected != actual[i]) {
2054f1d1b7dSMingkai Hu printf("Warning: SERDES bank %u expects reference clock"
2064f1d1b7dSMingkai Hu " %sMHz, but actual is %sMHz\n", i + 1,
2074f1d1b7dSMingkai Hu serdes_clock_to_string(expected),
2084f1d1b7dSMingkai Hu serdes_clock_to_string(actual[i]));
2094f1d1b7dSMingkai Hu }
2104f1d1b7dSMingkai Hu }
2114f1d1b7dSMingkai Hu
2124f1d1b7dSMingkai Hu return 0;
2134f1d1b7dSMingkai Hu }
2144f1d1b7dSMingkai Hu
ft_board_setup(void * blob,bd_t * bd)215e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
2164f1d1b7dSMingkai Hu {
2174f1d1b7dSMingkai Hu phys_addr_t base;
2184f1d1b7dSMingkai Hu phys_size_t size;
2194f1d1b7dSMingkai Hu
2204f1d1b7dSMingkai Hu ft_cpu_setup(blob, bd);
2214f1d1b7dSMingkai Hu
222*723806ccSSimon Glass base = env_get_bootm_low();
223*723806ccSSimon Glass size = env_get_bootm_size();
2244f1d1b7dSMingkai Hu
2254f1d1b7dSMingkai Hu fdt_fixup_memory(blob, (u64)base, (u64)size);
2264f1d1b7dSMingkai Hu
2273d7506faSramneek mehresh #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
228a5c289b9SSriram Dash fsl_fdt_fixup_dr_usb(blob, bd);
2293d7506faSramneek mehresh #endif
2303d7506faSramneek mehresh
2314f1d1b7dSMingkai Hu #ifdef CONFIG_PCI
2324f1d1b7dSMingkai Hu pci_of_setup(blob, bd);
2334f1d1b7dSMingkai Hu #endif
2344f1d1b7dSMingkai Hu
2354f1d1b7dSMingkai Hu fdt_fixup_liodn(blob);
2360787ecc0SMingkai Hu #ifdef CONFIG_SYS_DPAA_FMAN
2370787ecc0SMingkai Hu fdt_fixup_fman_ethernet(blob);
2380787ecc0SMingkai Hu #endif
239e895a4b0SSimon Glass
240e895a4b0SSimon Glass return 0;
2414f1d1b7dSMingkai Hu }
242