1*4f1d1b7dSMingkai Hu /** 2*4f1d1b7dSMingkai Hu * Copyright 2011 Freescale Semiconductor 3*4f1d1b7dSMingkai Hu * Author: Mingkai Hu <Mingkai.hu@freescale.com> 4*4f1d1b7dSMingkai Hu * 5*4f1d1b7dSMingkai Hu * This program is free software; you can redistribute it and/or modify it 6*4f1d1b7dSMingkai Hu * under the terms of the GNU General Public License as published by the Free 7*4f1d1b7dSMingkai Hu * Software Foundation; either version 2 of the License, or (at your option) 8*4f1d1b7dSMingkai Hu * any later version. 9*4f1d1b7dSMingkai Hu * 10*4f1d1b7dSMingkai Hu * This file provides support for the board-specific CPLD used on some Freescale 11*4f1d1b7dSMingkai Hu * reference boards. 12*4f1d1b7dSMingkai Hu * 13*4f1d1b7dSMingkai Hu * The following macros need to be defined: 14*4f1d1b7dSMingkai Hu * 15*4f1d1b7dSMingkai Hu * CPLD_BASE - The virtual address of the base of the CPLD register map 16*4f1d1b7dSMingkai Hu * 17*4f1d1b7dSMingkai Hu */ 18*4f1d1b7dSMingkai Hu 19*4f1d1b7dSMingkai Hu #include <common.h> 20*4f1d1b7dSMingkai Hu #include <command.h> 21*4f1d1b7dSMingkai Hu #include <asm/io.h> 22*4f1d1b7dSMingkai Hu 23*4f1d1b7dSMingkai Hu #include "cpld.h" 24*4f1d1b7dSMingkai Hu 25*4f1d1b7dSMingkai Hu static u8 __cpld_read(unsigned int reg) 26*4f1d1b7dSMingkai Hu { 27*4f1d1b7dSMingkai Hu void *p = (void *)CPLD_BASE; 28*4f1d1b7dSMingkai Hu 29*4f1d1b7dSMingkai Hu return in_8(p + reg); 30*4f1d1b7dSMingkai Hu } 31*4f1d1b7dSMingkai Hu u8 cpld_read(unsigned int reg) __attribute__((weak, alias("__cpld_read"))); 32*4f1d1b7dSMingkai Hu 33*4f1d1b7dSMingkai Hu static void __cpld_write(unsigned int reg, u8 value) 34*4f1d1b7dSMingkai Hu { 35*4f1d1b7dSMingkai Hu void *p = (void *)CPLD_BASE; 36*4f1d1b7dSMingkai Hu 37*4f1d1b7dSMingkai Hu out_8(p + reg, value); 38*4f1d1b7dSMingkai Hu } 39*4f1d1b7dSMingkai Hu void cpld_write(unsigned int reg, u8 value) 40*4f1d1b7dSMingkai Hu __attribute__((weak, alias("__cpld_write"))); 41*4f1d1b7dSMingkai Hu 42*4f1d1b7dSMingkai Hu /* 43*4f1d1b7dSMingkai Hu * Reset the board. This honors the por_cfg registers. 44*4f1d1b7dSMingkai Hu */ 45*4f1d1b7dSMingkai Hu void __cpld_reset(void) 46*4f1d1b7dSMingkai Hu { 47*4f1d1b7dSMingkai Hu CPLD_WRITE(system_rst, 1); 48*4f1d1b7dSMingkai Hu } 49*4f1d1b7dSMingkai Hu void cpld_reset(void) __attribute__((weak, alias("__cpld_reset"))); 50*4f1d1b7dSMingkai Hu 51*4f1d1b7dSMingkai Hu /** 52*4f1d1b7dSMingkai Hu * Set the boot bank to the alternate bank 53*4f1d1b7dSMingkai Hu */ 54*4f1d1b7dSMingkai Hu void __cpld_set_altbank(void) 55*4f1d1b7dSMingkai Hu { 56*4f1d1b7dSMingkai Hu CPLD_WRITE(fbank_sel, 1); 57*4f1d1b7dSMingkai Hu } 58*4f1d1b7dSMingkai Hu void cpld_set_altbank(void) 59*4f1d1b7dSMingkai Hu __attribute__((weak, alias("__cpld_set_altbank"))); 60*4f1d1b7dSMingkai Hu 61*4f1d1b7dSMingkai Hu /** 62*4f1d1b7dSMingkai Hu * Set the boot bank to the default bank 63*4f1d1b7dSMingkai Hu */ 64*4f1d1b7dSMingkai Hu void __cpld_clear_altbank(void) 65*4f1d1b7dSMingkai Hu { 66*4f1d1b7dSMingkai Hu CPLD_WRITE(fbank_sel, 0); 67*4f1d1b7dSMingkai Hu } 68*4f1d1b7dSMingkai Hu void cpld_clear_altbank(void) 69*4f1d1b7dSMingkai Hu __attribute__((weak, alias("__cpld_clear_altbank"))); 70*4f1d1b7dSMingkai Hu 71*4f1d1b7dSMingkai Hu #ifdef DEBUG 72*4f1d1b7dSMingkai Hu static void cpld_dump_regs(void) 73*4f1d1b7dSMingkai Hu { 74*4f1d1b7dSMingkai Hu printf("cpld_ver = 0x%02x\n", CPLD_READ(cpld_ver)); 75*4f1d1b7dSMingkai Hu printf("cpld_ver_sub = 0x%02x\n", CPLD_READ(cpld_ver_sub)); 76*4f1d1b7dSMingkai Hu printf("pcba_ver = 0x%02x\n", CPLD_READ(pcba_ver)); 77*4f1d1b7dSMingkai Hu printf("system_rst = 0x%02x\n", CPLD_READ(system_rst)); 78*4f1d1b7dSMingkai Hu printf("wd_cfg = 0x%02x\n", CPLD_READ(wd_cfg)); 79*4f1d1b7dSMingkai Hu printf("sw_ctl_on = 0x%02x\n", CPLD_READ(sw_ctl_on)); 80*4f1d1b7dSMingkai Hu printf("por_cfg = 0x%02x\n", CPLD_READ(por_cfg)); 81*4f1d1b7dSMingkai Hu printf("switch_strobe = 0x%02x\n", CPLD_READ(switch_strobe)); 82*4f1d1b7dSMingkai Hu printf("jtag_sel = 0x%02x\n", CPLD_READ(jtag_sel)); 83*4f1d1b7dSMingkai Hu printf("sdbank1_clk = 0x%02x\n", CPLD_READ(sdbank1_clk)); 84*4f1d1b7dSMingkai Hu printf("sdbank2_clk = 0x%02x\n", CPLD_READ(sdbank2_clk)); 85*4f1d1b7dSMingkai Hu printf("fbank_sel = 0x%02x\n", CPLD_READ(fbank_sel)); 86*4f1d1b7dSMingkai Hu printf("serdes_mux = 0x%02x\n", CPLD_READ(serdes_mux)); 87*4f1d1b7dSMingkai Hu printf("SW[2] = 0x%02x\n", in_8(&CPLD_SW(2))); 88*4f1d1b7dSMingkai Hu putc('\n'); 89*4f1d1b7dSMingkai Hu } 90*4f1d1b7dSMingkai Hu #endif 91*4f1d1b7dSMingkai Hu 92*4f1d1b7dSMingkai Hu int cpld_cmd(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[]) 93*4f1d1b7dSMingkai Hu { 94*4f1d1b7dSMingkai Hu int rc = 0; 95*4f1d1b7dSMingkai Hu unsigned int i; 96*4f1d1b7dSMingkai Hu 97*4f1d1b7dSMingkai Hu if (argc <= 1) 98*4f1d1b7dSMingkai Hu return cmd_usage(cmdtp); 99*4f1d1b7dSMingkai Hu 100*4f1d1b7dSMingkai Hu if (strcmp(argv[1], "reset") == 0) { 101*4f1d1b7dSMingkai Hu if (strcmp(argv[2], "altbank") == 0) 102*4f1d1b7dSMingkai Hu cpld_set_altbank(); 103*4f1d1b7dSMingkai Hu else 104*4f1d1b7dSMingkai Hu cpld_clear_altbank(); 105*4f1d1b7dSMingkai Hu 106*4f1d1b7dSMingkai Hu cpld_reset(); 107*4f1d1b7dSMingkai Hu } else if (strcmp(argv[1], "watchdog") == 0) { 108*4f1d1b7dSMingkai Hu static char *period[8] = {"1ms", "10ms", "30ms", "disable", 109*4f1d1b7dSMingkai Hu "100ms", "1s", "10s", "60s"}; 110*4f1d1b7dSMingkai Hu for (i = 0; i < ARRAY_SIZE(period); i++) { 111*4f1d1b7dSMingkai Hu if (strcmp(argv[2], period[i]) == 0) 112*4f1d1b7dSMingkai Hu CPLD_WRITE(wd_cfg, i); 113*4f1d1b7dSMingkai Hu } 114*4f1d1b7dSMingkai Hu } else if (strcmp(argv[1], "lane_mux") == 0) { 115*4f1d1b7dSMingkai Hu u32 lane = simple_strtoul(argv[2], NULL, 16); 116*4f1d1b7dSMingkai Hu u8 val = (u8)simple_strtoul(argv[3], NULL, 16); 117*4f1d1b7dSMingkai Hu u8 reg = CPLD_READ(serdes_mux); 118*4f1d1b7dSMingkai Hu 119*4f1d1b7dSMingkai Hu switch (lane) { 120*4f1d1b7dSMingkai Hu case 0x6: 121*4f1d1b7dSMingkai Hu reg &= ~SERDES_MUX_LANE_6_MASK; 122*4f1d1b7dSMingkai Hu reg |= val << SERDES_MUX_LANE_6_SHIFT; 123*4f1d1b7dSMingkai Hu break; 124*4f1d1b7dSMingkai Hu case 0xa: 125*4f1d1b7dSMingkai Hu reg &= ~SERDES_MUX_LANE_A_MASK; 126*4f1d1b7dSMingkai Hu reg |= val << SERDES_MUX_LANE_A_SHIFT; 127*4f1d1b7dSMingkai Hu break; 128*4f1d1b7dSMingkai Hu case 0xc: 129*4f1d1b7dSMingkai Hu reg &= ~SERDES_MUX_LANE_C_MASK; 130*4f1d1b7dSMingkai Hu reg |= val << SERDES_MUX_LANE_C_SHIFT; 131*4f1d1b7dSMingkai Hu break; 132*4f1d1b7dSMingkai Hu case 0xd: 133*4f1d1b7dSMingkai Hu reg &= ~SERDES_MUX_LANE_D_MASK; 134*4f1d1b7dSMingkai Hu reg |= val << SERDES_MUX_LANE_D_SHIFT; 135*4f1d1b7dSMingkai Hu break; 136*4f1d1b7dSMingkai Hu default: 137*4f1d1b7dSMingkai Hu printf("Invalid value\n"); 138*4f1d1b7dSMingkai Hu break; 139*4f1d1b7dSMingkai Hu } 140*4f1d1b7dSMingkai Hu 141*4f1d1b7dSMingkai Hu CPLD_WRITE(serdes_mux, reg); 142*4f1d1b7dSMingkai Hu #ifdef DEBUG 143*4f1d1b7dSMingkai Hu } else if (strcmp(argv[1], "dump") == 0) { 144*4f1d1b7dSMingkai Hu cpld_dump_regs(); 145*4f1d1b7dSMingkai Hu #endif 146*4f1d1b7dSMingkai Hu } else 147*4f1d1b7dSMingkai Hu rc = cmd_usage(cmdtp); 148*4f1d1b7dSMingkai Hu 149*4f1d1b7dSMingkai Hu return rc; 150*4f1d1b7dSMingkai Hu } 151*4f1d1b7dSMingkai Hu 152*4f1d1b7dSMingkai Hu U_BOOT_CMD( 153*4f1d1b7dSMingkai Hu cpld_cmd, CONFIG_SYS_MAXARGS, 1, cpld_cmd, 154*4f1d1b7dSMingkai Hu "Reset the board or pin mulexing selection using the CPLD sequencer", 155*4f1d1b7dSMingkai Hu "reset - hard reset to default bank\n" 156*4f1d1b7dSMingkai Hu "cpld_cmd reset altbank - reset to alternate bank\n" 157*4f1d1b7dSMingkai Hu "cpld_cmd watchdog <watchdog_period> - set the watchdog period\n" 158*4f1d1b7dSMingkai Hu " period: 1ms 10ms 30ms 100ms 1s 10s 60s disable\n" 159*4f1d1b7dSMingkai Hu "cpld_cmd lane_mux <lane> <mux_value> - set multiplexed lane pin\n" 160*4f1d1b7dSMingkai Hu " lane 6: 0 -> slot1 (Default)\n" 161*4f1d1b7dSMingkai Hu " 1 -> SGMII\n" 162*4f1d1b7dSMingkai Hu " lane a: 0 -> slot2 (Default)\n" 163*4f1d1b7dSMingkai Hu " 1 -> AURORA\n" 164*4f1d1b7dSMingkai Hu " lane c: 0 -> slot2 (Default)\n" 165*4f1d1b7dSMingkai Hu " 1 -> SATA0\n" 166*4f1d1b7dSMingkai Hu " lane d: 0 -> slot2 (Default)\n" 167*4f1d1b7dSMingkai Hu " 1 -> SATA1\n" 168*4f1d1b7dSMingkai Hu #ifdef DEBUG 169*4f1d1b7dSMingkai Hu "cpld_cmd dump - display the CPLD registers\n" 170*4f1d1b7dSMingkai Hu #endif 171*4f1d1b7dSMingkai Hu ); 172