xref: /rk3399_rockchip-uboot/board/freescale/p1_p2_rdb_pc/tlb.c (revision 6b29a395b62965eef6b5065d3a526a8588a92038)
114aa71e6SLi Yang /*
214aa71e6SLi Yang  * Copyright 2010-2011 Freescale Semiconductor, Inc.
314aa71e6SLi Yang  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
514aa71e6SLi Yang  */
614aa71e6SLi Yang 
714aa71e6SLi Yang #include <common.h>
814aa71e6SLi Yang #include <asm/mmu.h>
914aa71e6SLi Yang 
1014aa71e6SLi Yang struct fsl_e_tlb_entry tlb_table[] = {
1114aa71e6SLi Yang 	/* TLB 0 - for temp stack in cache */
1214aa71e6SLi Yang 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR,
1314aa71e6SLi Yang 			CONFIG_SYS_INIT_RAM_ADDR_PHYS,
1414aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, 0,
1514aa71e6SLi Yang 			0, 0, BOOKE_PAGESZ_4K, 0),
1614aa71e6SLi Yang 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 ,
1714aa71e6SLi Yang 			CONFIG_SYS_INIT_RAM_ADDR_PHYS + 4 * 1024,
1814aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, 0,
1914aa71e6SLi Yang 			0, 0, BOOKE_PAGESZ_4K, 0),
2014aa71e6SLi Yang 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 ,
2114aa71e6SLi Yang 			CONFIG_SYS_INIT_RAM_ADDR_PHYS + 8 * 1024,
2214aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, 0,
2314aa71e6SLi Yang 			0, 0, BOOKE_PAGESZ_4K, 0),
2414aa71e6SLi Yang 	SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 ,
2514aa71e6SLi Yang 			CONFIG_SYS_INIT_RAM_ADDR_PHYS + 12 * 1024,
2614aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, 0,
2714aa71e6SLi Yang 			0, 0, BOOKE_PAGESZ_4K, 0),
2814aa71e6SLi Yang 
2914aa71e6SLi Yang 	/* TLB 1 */
3014aa71e6SLi Yang 	/* *I*** - Covers boot page */
3114aa71e6SLi Yang 	SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000,
3214aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I,
3314aa71e6SLi Yang 			0, 0, BOOKE_PAGESZ_4K, 1),
3414aa71e6SLi Yang 
3514aa71e6SLi Yang 	/* *I*G* - CCSRBAR */
3614aa71e6SLi Yang 	SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
3714aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
3814aa71e6SLi Yang 			0, 1, BOOKE_PAGESZ_1M, 1),
3914aa71e6SLi Yang 
4094a45bb1SScott Wood #ifndef CONFIG_SPL_BUILD
4114aa71e6SLi Yang 	/* W**G* - Flash/promjet, localbus */
4214aa71e6SLi Yang 	/* This will be changed to *I*G* after relocation to RAM. */
4314aa71e6SLi Yang 	SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE_PHYS,
4414aa71e6SLi Yang 			MAS3_SX|MAS3_SR, MAS2_W|MAS2_G,
4514aa71e6SLi Yang 			0, 2, BOOKE_PAGESZ_64M, 1),
4614aa71e6SLi Yang 
4714aa71e6SLi Yang #ifdef CONFIG_PCI
4814aa71e6SLi Yang 	/* *I*G* - PCI memory 1.5G */
4914aa71e6SLi Yang 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_MEM_VIRT, CONFIG_SYS_PCIE1_MEM_PHYS,
5014aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
5114aa71e6SLi Yang 			0, 3, BOOKE_PAGESZ_1G, 1),
5214aa71e6SLi Yang 
5314aa71e6SLi Yang 	/* *I*G* - PCI I/O effective: 192K  */
5414aa71e6SLi Yang 	SET_TLB_ENTRY(1, CONFIG_SYS_PCIE1_IO_VIRT, CONFIG_SYS_PCIE1_IO_PHYS,
5514aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
5614aa71e6SLi Yang 			0, 4, BOOKE_PAGESZ_256K, 1),
5714aa71e6SLi Yang #endif
5814aa71e6SLi Yang 
5914aa71e6SLi Yang #ifdef CONFIG_VSC7385_ENET
6014aa71e6SLi Yang 	/* *I*G - VSC7385 Switch */
6114aa71e6SLi Yang 	SET_TLB_ENTRY(1, CONFIG_SYS_VSC7385_BASE, CONFIG_SYS_VSC7385_BASE_PHYS,
6214aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
6314aa71e6SLi Yang 			0, 5, BOOKE_PAGESZ_1M, 1),
6414aa71e6SLi Yang #endif
6514aa71e6SLi Yang 
6614aa71e6SLi Yang 	SET_TLB_ENTRY(1, CONFIG_SYS_CPLD_BASE, CONFIG_SYS_CPLD_BASE_PHYS,
6714aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
6814aa71e6SLi Yang 			0, 6, BOOKE_PAGESZ_1M, 1),
6914aa71e6SLi Yang 	SET_TLB_ENTRY(1, CONFIG_SYS_PMC_BASE, CONFIG_SYS_PMC_BASE_PHYS,
7014aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
7114aa71e6SLi Yang 			0, 10, BOOKE_PAGESZ_64K, 1),
7294a45bb1SScott Wood #endif /* not SPL */
7314aa71e6SLi Yang 
7414aa71e6SLi Yang #ifdef CONFIG_SYS_NAND_BASE
7514aa71e6SLi Yang 	/* *I*G - NAND */
7614aa71e6SLi Yang 	SET_TLB_ENTRY(1, CONFIG_SYS_NAND_BASE, CONFIG_SYS_NAND_BASE_PHYS,
7714aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
7814aa71e6SLi Yang 			0, 7, BOOKE_PAGESZ_1M, 1),
7914aa71e6SLi Yang #endif
8014aa71e6SLi Yang 
813e6e6983SYing Zhang #if defined(CONFIG_SYS_RAMBOOT) || \
823e6e6983SYing Zhang 	(defined(CONFIG_SPL) && !defined(CONFIG_SPL_COMMON_INIT_DDR))
8314aa71e6SLi Yang 	/* *I*G - eSDHC/eSPI/NAND boot */
8414aa71e6SLi Yang 	SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE, CONFIG_SYS_DDR_SDRAM_BASE,
8514aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, 0,
8614aa71e6SLi Yang 			0, 8, BOOKE_PAGESZ_1G, 1),
8714aa71e6SLi Yang 
88*f404b66cSYork Sun #if defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD)
8914aa71e6SLi Yang 	/* 2G DDR on P1020MBG, map the second 1G */
9014aa71e6SLi Yang 	SET_TLB_ENTRY(1, CONFIG_SYS_DDR_SDRAM_BASE + 0x40000000,
9114aa71e6SLi Yang 			CONFIG_SYS_DDR_SDRAM_BASE + 0x40000000,
9214aa71e6SLi Yang 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
9314aa71e6SLi Yang 			0, 9, BOOKE_PAGESZ_1G, 1),
94fedae6ebSYork Sun #endif /* TARGET_P1020MBG */
9513d1143fSScott Wood #endif /* RAMBOOT/SPL */
963e6e6983SYing Zhang 
973e6e6983SYing Zhang #ifdef CONFIG_SYS_INIT_L2_ADDR
983e6e6983SYing Zhang 	/* *I*G - L2SRAM */
993e6e6983SYing Zhang 	SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR, CONFIG_SYS_INIT_L2_ADDR_PHYS,
1003e6e6983SYing Zhang 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_G,
10162c6ef33SYing Zhang 		      0, 11, BOOKE_PAGESZ_256K, 1),
10262c6ef33SYing Zhang #if CONFIG_SYS_L2_SIZE >= (256 << 10)
10362c6ef33SYing Zhang 	SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L2_ADDR + 0x40000,
10462c6ef33SYing Zhang 		      CONFIG_SYS_INIT_L2_ADDR_PHYS + 0x40000,
10562c6ef33SYing Zhang 		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
10662c6ef33SYing Zhang 		      0, 12, BOOKE_PAGESZ_256K, 1)
10762c6ef33SYing Zhang #endif
1083e6e6983SYing Zhang #endif
10914aa71e6SLi Yang };
11014aa71e6SLi Yang 
11114aa71e6SLi Yang int num_tlb_entries = ARRAY_SIZE(tlb_table);
112