1c59e1b4dSTimur Tabi /*
2c59e1b4dSTimur Tabi * Copyright 2010 Freescale Semiconductor, Inc.
3c59e1b4dSTimur Tabi * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4c59e1b4dSTimur Tabi * Timur Tabi <timur@freescale.com>
5c59e1b4dSTimur Tabi *
61a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
7c59e1b4dSTimur Tabi */
8c59e1b4dSTimur Tabi
9c59e1b4dSTimur Tabi #include <common.h>
10c59e1b4dSTimur Tabi
11*5614e71bSYork Sun #include <fsl_ddr_sdram.h>
12*5614e71bSYork Sun #include <fsl_ddr_dimm_params.h>
13c59e1b4dSTimur Tabi
14712cf7abSYork Sun struct board_specific_parameters {
15c59e1b4dSTimur Tabi u32 n_ranks;
16712cf7abSYork Sun u32 datarate_mhz_high;
17c59e1b4dSTimur Tabi u32 clk_adjust; /* Range: 0-8 */
18c59e1b4dSTimur Tabi u32 cpo; /* Range: 2-31 */
19c59e1b4dSTimur Tabi u32 write_data_delay; /* Range: 0-6 */
200dd38a35SPriyanka Jain u32 force_2t;
21712cf7abSYork Sun };
22c59e1b4dSTimur Tabi
23c59e1b4dSTimur Tabi /*
24712cf7abSYork Sun * This table contains all valid speeds we want to override with board
25712cf7abSYork Sun * specific parameters. datarate_mhz_high values need to be in ascending order
26712cf7abSYork Sun * for each n_ranks group.
27c59e1b4dSTimur Tabi */
28712cf7abSYork Sun static const struct board_specific_parameters dimm0[] = {
29712cf7abSYork Sun /*
30712cf7abSYork Sun * memory controller 0
31712cf7abSYork Sun * num| hi| clk| cpo|wrdata|2T
32712cf7abSYork Sun * ranks| mhz|adjst| | delay|
33712cf7abSYork Sun */
34712cf7abSYork Sun {1, 549, 5, 31, 3, 0},
35712cf7abSYork Sun {1, 850, 5, 31, 5, 0},
36712cf7abSYork Sun {2, 549, 5, 31, 3, 0},
37712cf7abSYork Sun {2, 850, 5, 31, 5, 0},
38712cf7abSYork Sun {}
39c59e1b4dSTimur Tabi };
40c59e1b4dSTimur Tabi
fsl_ddr_board_options(memctl_options_t * popts,dimm_params_t * pdimm,unsigned int ctrl_num)41c59e1b4dSTimur Tabi void fsl_ddr_board_options(memctl_options_t *popts, dimm_params_t *pdimm,
42c59e1b4dSTimur Tabi unsigned int ctrl_num)
43c59e1b4dSTimur Tabi {
44712cf7abSYork Sun const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
45c59e1b4dSTimur Tabi unsigned long ddr_freq;
46c59e1b4dSTimur Tabi unsigned int i;
47c59e1b4dSTimur Tabi
48712cf7abSYork Sun
49712cf7abSYork Sun if (ctrl_num) {
50712cf7abSYork Sun printf("Wrong parameter for controller number %d", ctrl_num);
51712cf7abSYork Sun return;
52712cf7abSYork Sun }
53712cf7abSYork Sun if (!pdimm->n_ranks)
54712cf7abSYork Sun return;
55712cf7abSYork Sun
56c59e1b4dSTimur Tabi /* set odt_rd_cfg and odt_wr_cfg. */
57c59e1b4dSTimur Tabi for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
58c59e1b4dSTimur Tabi popts->cs_local_opts[i].odt_rd_cfg = 0;
59c59e1b4dSTimur Tabi popts->cs_local_opts[i].odt_wr_cfg = 1;
60c59e1b4dSTimur Tabi }
61c59e1b4dSTimur Tabi
62712cf7abSYork Sun pbsp = dimm0;
63c59e1b4dSTimur Tabi /*
64c59e1b4dSTimur Tabi * Get clk_adjust, cpo, write_data_delay,2T, according to the board ddr
65c59e1b4dSTimur Tabi * freqency and n_banks specified in board_specific_parameters table.
66c59e1b4dSTimur Tabi */
67c59e1b4dSTimur Tabi ddr_freq = get_ddr_freq(0) / 1000000;
68712cf7abSYork Sun while (pbsp->datarate_mhz_high) {
69712cf7abSYork Sun if (pbsp->n_ranks == pdimm->n_ranks) {
70712cf7abSYork Sun if (ddr_freq <= pbsp->datarate_mhz_high) {
71712cf7abSYork Sun popts->clk_adjust = pbsp->clk_adjust;
72712cf7abSYork Sun popts->cpo_override = pbsp->cpo;
73712cf7abSYork Sun popts->write_data_delay =
74712cf7abSYork Sun pbsp->write_data_delay;
750dd38a35SPriyanka Jain popts->twot_en = pbsp->force_2t;
76712cf7abSYork Sun goto found;
77c59e1b4dSTimur Tabi }
78712cf7abSYork Sun pbsp_highest = pbsp;
79712cf7abSYork Sun }
80712cf7abSYork Sun pbsp++;
81c59e1b4dSTimur Tabi }
82c59e1b4dSTimur Tabi
83712cf7abSYork Sun if (pbsp_highest) {
84712cf7abSYork Sun printf("Error: board specific timing not found "
85712cf7abSYork Sun "for data rate %lu MT/s!\n"
86712cf7abSYork Sun "Trying to use the highest speed (%u) parameters\n",
87712cf7abSYork Sun ddr_freq, pbsp_highest->datarate_mhz_high);
88712cf7abSYork Sun popts->clk_adjust = pbsp->clk_adjust;
89712cf7abSYork Sun popts->cpo_override = pbsp->cpo;
90712cf7abSYork Sun popts->write_data_delay = pbsp->write_data_delay;
910dd38a35SPriyanka Jain popts->twot_en = pbsp->force_2t;
92712cf7abSYork Sun } else {
93712cf7abSYork Sun panic("DIMM is not supported by this board");
94712cf7abSYork Sun }
95712cf7abSYork Sun
96712cf7abSYork Sun found:
97c59e1b4dSTimur Tabi popts->half_strength_driver_enable = 1;
98c59e1b4dSTimur Tabi
99c59e1b4dSTimur Tabi /* Per AN4039, enable ZQ calibration. */
100c59e1b4dSTimur Tabi popts->zq_en = 1;
101c59e1b4dSTimur Tabi
102c59e1b4dSTimur Tabi /*
103c59e1b4dSTimur Tabi * For wake-up on ARP, we need auto self refresh enabled
104c59e1b4dSTimur Tabi */
105c59e1b4dSTimur Tabi popts->auto_self_refresh_en = 1;
106c59e1b4dSTimur Tabi popts->sr_it = 0xb;
107c59e1b4dSTimur Tabi }
108