xref: /rk3399_rockchip-uboot/board/freescale/p1010rdb/p1010rdb.c (revision 0e00a84cdedf7a1949486746225b35984b351eca)
149249e13SPoonam Aggrwal /*
249249e13SPoonam Aggrwal  * Copyright 2010-2011 Freescale Semiconductor, Inc.
349249e13SPoonam Aggrwal  *
41a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
549249e13SPoonam Aggrwal  */
649249e13SPoonam Aggrwal 
749249e13SPoonam Aggrwal #include <common.h>
849249e13SPoonam Aggrwal #include <asm/processor.h>
949249e13SPoonam Aggrwal #include <asm/mmu.h>
1049249e13SPoonam Aggrwal #include <asm/cache.h>
1149249e13SPoonam Aggrwal #include <asm/immap_85xx.h>
1249249e13SPoonam Aggrwal #include <asm/io.h>
1349249e13SPoonam Aggrwal #include <miiphy.h>
14*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
1549249e13SPoonam Aggrwal #include <fdt_support.h>
1649249e13SPoonam Aggrwal #include <fsl_mdio.h>
1749249e13SPoonam Aggrwal #include <tsec.h>
1849249e13SPoonam Aggrwal #include <mmc.h>
1949249e13SPoonam Aggrwal #include <netdev.h>
2049249e13SPoonam Aggrwal #include <pci.h>
2149249e13SPoonam Aggrwal #include <asm/fsl_serdes.h>
220b66513bSYork Sun #include <fsl_ifc.h>
2349249e13SPoonam Aggrwal #include <asm/fsl_pci.h>
2449249e13SPoonam Aggrwal #include <hwconfig.h>
25ad89da0cSShengzhou Liu #include <i2c.h>
2649249e13SPoonam Aggrwal 
2749249e13SPoonam Aggrwal DECLARE_GLOBAL_DATA_PTR;
2849249e13SPoonam Aggrwal 
2949249e13SPoonam Aggrwal #define GPIO4_PCIE_RESET_SET		0x08000000
3049249e13SPoonam Aggrwal #define MUX_CPLD_CAN_UART		0x00
3149249e13SPoonam Aggrwal #define MUX_CPLD_TDM			0x01
3249249e13SPoonam Aggrwal #define MUX_CPLD_SPICS0_FLASH		0x00
3349249e13SPoonam Aggrwal #define MUX_CPLD_SPICS0_SLIC		0x02
34ad89da0cSShengzhou Liu #define PMUXCR1_IFC_MASK       0x00ffff00
35ad89da0cSShengzhou Liu #define PMUXCR1_SDHC_MASK      0x00fff000
36ad89da0cSShengzhou Liu #define PMUXCR1_SDHC_ENABLE    0x00555000
3749249e13SPoonam Aggrwal 
38ad89da0cSShengzhou Liu enum {
39ad89da0cSShengzhou Liu 	MUX_TYPE_IFC,
40ad89da0cSShengzhou Liu 	MUX_TYPE_SDHC,
41e512c50bSShengzhou Liu 	MUX_TYPE_SPIFLASH,
42e512c50bSShengzhou Liu 	MUX_TYPE_TDM,
43e512c50bSShengzhou Liu 	MUX_TYPE_CAN,
44e512c50bSShengzhou Liu 	MUX_TYPE_CS0_NOR,
45e512c50bSShengzhou Liu 	MUX_TYPE_CS0_NAND,
46e512c50bSShengzhou Liu };
47e512c50bSShengzhou Liu 
48e512c50bSShengzhou Liu enum {
49e512c50bSShengzhou Liu 	I2C_READ_BANK,
50e512c50bSShengzhou Liu 	I2C_READ_PCB_VER,
51ad89da0cSShengzhou Liu };
52ad89da0cSShengzhou Liu 
53ad89da0cSShengzhou Liu static uint sd_ifc_mux;
54ad89da0cSShengzhou Liu 
5549249e13SPoonam Aggrwal struct cpld_data {
5649249e13SPoonam Aggrwal 	u8 cpld_ver; /* cpld revision */
577601686cSYork Sun #if defined(CONFIG_TARGET_P1010RDB_PA)
5849249e13SPoonam Aggrwal 	u8 pcba_ver; /* pcb revision number */
5949249e13SPoonam Aggrwal 	u8 twindie_ddr3;
6049249e13SPoonam Aggrwal 	u8 res1[6];
6149249e13SPoonam Aggrwal 	u8 bank_sel; /* NOR Flash bank */
6249249e13SPoonam Aggrwal 	u8 res2[5];
6349249e13SPoonam Aggrwal 	u8 usb2_sel;
6449249e13SPoonam Aggrwal 	u8 res3[1];
6549249e13SPoonam Aggrwal 	u8 porsw_sel;
6649249e13SPoonam Aggrwal 	u8 tdm_can_sel;
6749249e13SPoonam Aggrwal 	u8 spi_cs0_sel; /* SPI CS0 SLIC/SPI Flash */
6849249e13SPoonam Aggrwal 	u8 por0; /* POR Options */
6949249e13SPoonam Aggrwal 	u8 por1; /* POR Options */
7049249e13SPoonam Aggrwal 	u8 por2; /* POR Options */
7149249e13SPoonam Aggrwal 	u8 por3; /* POR Options */
727601686cSYork Sun #elif defined(CONFIG_TARGET_P1010RDB_PB)
73e512c50bSShengzhou Liu 	u8 rom_loc;
74e512c50bSShengzhou Liu #endif
7549249e13SPoonam Aggrwal };
7649249e13SPoonam Aggrwal 
board_early_init_f(void)7749249e13SPoonam Aggrwal int board_early_init_f(void)
7849249e13SPoonam Aggrwal {
7949249e13SPoonam Aggrwal 	ccsr_gpio_t *pgpio = (void *)(CONFIG_SYS_MPC85xx_GPIO_ADDR);
8039b0bbbbSJaiprakash Singh 	struct fsl_ifc ifc = {(void *)CONFIG_SYS_IFC_ADDR, (void *)NULL};
8149249e13SPoonam Aggrwal 	/* Clock configuration to access CPLD using IFC(GPCM) */
8239b0bbbbSJaiprakash Singh 	setbits_be32(&ifc.gregs->ifc_gcr, 1 << IFC_GCR_TBCTL_TRN_TIME_SHIFT);
8349249e13SPoonam Aggrwal 	/*
8449249e13SPoonam Aggrwal 	* Reset PCIe slots via GPIO4
8549249e13SPoonam Aggrwal 	*/
8649249e13SPoonam Aggrwal 	setbits_be32(&pgpio->gpdir, GPIO4_PCIE_RESET_SET);
8749249e13SPoonam Aggrwal 	setbits_be32(&pgpio->gpdat, GPIO4_PCIE_RESET_SET);
8849249e13SPoonam Aggrwal 
8949249e13SPoonam Aggrwal 	return 0;
9049249e13SPoonam Aggrwal }
9149249e13SPoonam Aggrwal 
board_early_init_r(void)9249249e13SPoonam Aggrwal int board_early_init_r(void)
9349249e13SPoonam Aggrwal {
9449249e13SPoonam Aggrwal 	const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
959d045682SYork Sun 	int flash_esel = find_tlb_idx((void *)flashbase, 1);
9649249e13SPoonam Aggrwal 
9749249e13SPoonam Aggrwal 	/*
9849249e13SPoonam Aggrwal 	 * Remap Boot flash region to caching-inhibited
9949249e13SPoonam Aggrwal 	 * so that flash can be erased properly.
10049249e13SPoonam Aggrwal 	 */
10149249e13SPoonam Aggrwal 
10249249e13SPoonam Aggrwal 	/* Flush d-cache and invalidate i-cache of any FLASH data */
10349249e13SPoonam Aggrwal 	flush_dcache();
10449249e13SPoonam Aggrwal 	invalidate_icache();
10549249e13SPoonam Aggrwal 
1069d045682SYork Sun 	if (flash_esel == -1) {
1079d045682SYork Sun 		/* very unlikely unless something is messed up */
1089d045682SYork Sun 		puts("Error: Could not find TLB for FLASH BASE\n");
1099d045682SYork Sun 		flash_esel = 2;	/* give our best effort to continue */
1109d045682SYork Sun 	} else {
11149249e13SPoonam Aggrwal 		/* invalidate existing TLB entry for flash */
11249249e13SPoonam Aggrwal 		disable_tlb(flash_esel);
1139d045682SYork Sun 	}
11449249e13SPoonam Aggrwal 
11549249e13SPoonam Aggrwal 	set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS,
11649249e13SPoonam Aggrwal 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
11749249e13SPoonam Aggrwal 			0, flash_esel, BOOKE_PAGESZ_16M, 1);
11849249e13SPoonam Aggrwal 
11949249e13SPoonam Aggrwal 	set_tlb(1, flashbase + 0x1000000,
12049249e13SPoonam Aggrwal 			CONFIG_SYS_FLASH_BASE_PHYS + 0x1000000,
12149249e13SPoonam Aggrwal 			MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
12249249e13SPoonam Aggrwal 			0, flash_esel+1, BOOKE_PAGESZ_16M, 1);
12349249e13SPoonam Aggrwal 	return 0;
12449249e13SPoonam Aggrwal }
12549249e13SPoonam Aggrwal 
12649249e13SPoonam Aggrwal #ifdef CONFIG_PCI
pci_init_board(void)12749249e13SPoonam Aggrwal void pci_init_board(void)
12849249e13SPoonam Aggrwal {
12949249e13SPoonam Aggrwal 	fsl_pcie_init_board(0);
13049249e13SPoonam Aggrwal }
13149249e13SPoonam Aggrwal #endif /* ifdef CONFIG_PCI */
13249249e13SPoonam Aggrwal 
config_board_mux(int ctrl_type)133ad89da0cSShengzhou Liu int config_board_mux(int ctrl_type)
134ad89da0cSShengzhou Liu {
135ad89da0cSShengzhou Liu 	ccsr_gur_t __iomem *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
136ad89da0cSShengzhou Liu 	u8 tmp;
137ad89da0cSShengzhou Liu 
1387601686cSYork Sun #if defined(CONFIG_TARGET_P1010RDB_PA)
139e512c50bSShengzhou Liu 	struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
140e512c50bSShengzhou Liu 
141ad89da0cSShengzhou Liu 	switch (ctrl_type) {
142ad89da0cSShengzhou Liu 	case MUX_TYPE_IFC:
143ad89da0cSShengzhou Liu 		i2c_set_bus_num(I2C_PCA9557_BUS_NUM);
144ad89da0cSShengzhou Liu 		tmp = 0xf0;
145ad89da0cSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR1, 3, 1, &tmp, 1);
146ad89da0cSShengzhou Liu 		tmp = 0x01;
147ad89da0cSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR1, 1, 1, &tmp, 1);
148ad89da0cSShengzhou Liu 		sd_ifc_mux = MUX_TYPE_IFC;
149ad89da0cSShengzhou Liu 		clrbits_be32(&gur->pmuxcr, PMUXCR1_IFC_MASK);
150ad89da0cSShengzhou Liu 		break;
151ad89da0cSShengzhou Liu 	case MUX_TYPE_SDHC:
152ad89da0cSShengzhou Liu 		i2c_set_bus_num(I2C_PCA9557_BUS_NUM);
153ad89da0cSShengzhou Liu 		tmp = 0xf0;
154ad89da0cSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR1, 3, 1, &tmp, 1);
155ad89da0cSShengzhou Liu 		tmp = 0x05;
156ad89da0cSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR1, 1, 1, &tmp, 1);
157ad89da0cSShengzhou Liu 		sd_ifc_mux = MUX_TYPE_SDHC;
158ad89da0cSShengzhou Liu 		clrsetbits_be32(&gur->pmuxcr, PMUXCR1_SDHC_MASK,
159ad89da0cSShengzhou Liu 				PMUXCR1_SDHC_ENABLE);
160ad89da0cSShengzhou Liu 		break;
161e512c50bSShengzhou Liu 	case MUX_TYPE_SPIFLASH:
162e512c50bSShengzhou Liu 		out_8(&cpld_data->spi_cs0_sel, MUX_CPLD_SPICS0_FLASH);
163e512c50bSShengzhou Liu 		break;
164e512c50bSShengzhou Liu 	case MUX_TYPE_TDM:
165e512c50bSShengzhou Liu 		out_8(&cpld_data->tdm_can_sel, MUX_CPLD_TDM);
166e512c50bSShengzhou Liu 		out_8(&cpld_data->spi_cs0_sel, MUX_CPLD_SPICS0_SLIC);
167e512c50bSShengzhou Liu 		break;
168e512c50bSShengzhou Liu 	case MUX_TYPE_CAN:
169e512c50bSShengzhou Liu 		out_8(&cpld_data->tdm_can_sel, MUX_CPLD_CAN_UART);
170e512c50bSShengzhou Liu 		break;
171e512c50bSShengzhou Liu 	default:
172e512c50bSShengzhou Liu 		break;
173e512c50bSShengzhou Liu 	}
1747601686cSYork Sun #elif defined(CONFIG_TARGET_P1010RDB_PB)
175e512c50bSShengzhou Liu 	uint orig_bus = i2c_get_bus_num();
176e512c50bSShengzhou Liu 	i2c_set_bus_num(I2C_PCA9557_BUS_NUM);
177e512c50bSShengzhou Liu 
178e512c50bSShengzhou Liu 	switch (ctrl_type) {
179e512c50bSShengzhou Liu 	case MUX_TYPE_IFC:
180e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
181e512c50bSShengzhou Liu 		clrbits_8(&tmp, 0x04);
182e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
183e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
184e512c50bSShengzhou Liu 		clrbits_8(&tmp, 0x04);
185e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
186e512c50bSShengzhou Liu 		sd_ifc_mux = MUX_TYPE_IFC;
187e512c50bSShengzhou Liu 		clrbits_be32(&gur->pmuxcr, PMUXCR1_IFC_MASK);
188e512c50bSShengzhou Liu 		break;
189e512c50bSShengzhou Liu 	case MUX_TYPE_SDHC:
190e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
191e512c50bSShengzhou Liu 		setbits_8(&tmp, 0x04);
192e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
193e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
194e512c50bSShengzhou Liu 		clrbits_8(&tmp, 0x04);
195e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
196e512c50bSShengzhou Liu 		sd_ifc_mux = MUX_TYPE_SDHC;
197e512c50bSShengzhou Liu 		clrsetbits_be32(&gur->pmuxcr, PMUXCR1_SDHC_MASK,
198e512c50bSShengzhou Liu 				PMUXCR1_SDHC_ENABLE);
199e512c50bSShengzhou Liu 		break;
200e512c50bSShengzhou Liu 	case MUX_TYPE_SPIFLASH:
201e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
202e512c50bSShengzhou Liu 		clrbits_8(&tmp, 0x80);
203e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
204e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
205e512c50bSShengzhou Liu 		clrbits_8(&tmp, 0x80);
206e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
207e512c50bSShengzhou Liu 		break;
208e512c50bSShengzhou Liu 	case MUX_TYPE_TDM:
209e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
210e512c50bSShengzhou Liu 		setbits_8(&tmp, 0x82);
211e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
212e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
213e512c50bSShengzhou Liu 		clrbits_8(&tmp, 0x82);
214e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
215e512c50bSShengzhou Liu 		break;
216e512c50bSShengzhou Liu 	case MUX_TYPE_CAN:
217e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
218e512c50bSShengzhou Liu 		clrbits_8(&tmp, 0x02);
219e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
220e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
221e512c50bSShengzhou Liu 		clrbits_8(&tmp, 0x02);
222e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
223e512c50bSShengzhou Liu 		break;
224e512c50bSShengzhou Liu 	case MUX_TYPE_CS0_NOR:
225e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
226e512c50bSShengzhou Liu 		clrbits_8(&tmp, 0x08);
227e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
228e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
229e512c50bSShengzhou Liu 		clrbits_8(&tmp, 0x08);
230e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
231e512c50bSShengzhou Liu 		break;
232e512c50bSShengzhou Liu 	case MUX_TYPE_CS0_NAND:
233e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 0, 1, &tmp, 1);
234e512c50bSShengzhou Liu 		setbits_8(&tmp, 0x08);
235e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 1, 1, &tmp, 1);
236e512c50bSShengzhou Liu 		i2c_read(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
237e512c50bSShengzhou Liu 		clrbits_8(&tmp, 0x08);
238e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 3, 1, &tmp, 1);
239e512c50bSShengzhou Liu 		break;
240e512c50bSShengzhou Liu 	default:
241e512c50bSShengzhou Liu 		break;
242e512c50bSShengzhou Liu 	}
243e512c50bSShengzhou Liu 	i2c_set_bus_num(orig_bus);
244e512c50bSShengzhou Liu #endif
245e512c50bSShengzhou Liu 	return 0;
246e512c50bSShengzhou Liu }
247e512c50bSShengzhou Liu 
2487601686cSYork Sun #ifdef CONFIG_TARGET_P1010RDB_PB
i2c_pca9557_read(int type)249e512c50bSShengzhou Liu int i2c_pca9557_read(int type)
250e512c50bSShengzhou Liu {
251e512c50bSShengzhou Liu 	u8 val;
252e512c50bSShengzhou Liu 
253e512c50bSShengzhou Liu 	i2c_set_bus_num(I2C_PCA9557_BUS_NUM);
254e512c50bSShengzhou Liu 	i2c_read(I2C_PCA9557_ADDR2, 0, 1, &val, 1);
255e512c50bSShengzhou Liu 
256e512c50bSShengzhou Liu 	switch (type) {
257e512c50bSShengzhou Liu 	case I2C_READ_BANK:
258e512c50bSShengzhou Liu 		val = (val & 0x10) >> 4;
259e512c50bSShengzhou Liu 		break;
260e512c50bSShengzhou Liu 	case I2C_READ_PCB_VER:
261e512c50bSShengzhou Liu 		val = ((val & 0x60) >> 5) + 1;
262e512c50bSShengzhou Liu 		break;
263ad89da0cSShengzhou Liu 	default:
264ad89da0cSShengzhou Liu 		break;
265ad89da0cSShengzhou Liu 	}
266ad89da0cSShengzhou Liu 
267e512c50bSShengzhou Liu 	return val;
268ad89da0cSShengzhou Liu }
269e512c50bSShengzhou Liu #endif
270ad89da0cSShengzhou Liu 
checkboard(void)27149249e13SPoonam Aggrwal int checkboard(void)
27249249e13SPoonam Aggrwal {
27349249e13SPoonam Aggrwal 	struct cpu_type *cpu;
274e512c50bSShengzhou Liu 	struct cpld_data *cpld_data = (void *)(CONFIG_SYS_CPLD_BASE);
275e512c50bSShengzhou Liu 	u8 val;
27649249e13SPoonam Aggrwal 
27767ac13b1SSimon Glass 	cpu = gd->arch.cpu;
2787601686cSYork Sun #if defined(CONFIG_TARGET_P1010RDB_PA)
279e512c50bSShengzhou Liu 	printf("Board: %sRDB-PA, ", cpu->name);
2807601686cSYork Sun #elif defined(CONFIG_TARGET_P1010RDB_PB)
281e512c50bSShengzhou Liu 	printf("Board: %sRDB-PB, ", cpu->name);
282e512c50bSShengzhou Liu 	i2c_set_bus_num(I2C_PCA9557_BUS_NUM);
283e512c50bSShengzhou Liu 	i2c_init(CONFIG_SYS_FSL_I2C_SPEED, CONFIG_SYS_FSL_I2C_SLAVE);
284e512c50bSShengzhou Liu 	val = 0x0;  /* no polarity inversion */
285e512c50bSShengzhou Liu 	i2c_write(I2C_PCA9557_ADDR2, 2, 1, &val, 1);
286e512c50bSShengzhou Liu #endif
28749249e13SPoonam Aggrwal 
288ad89da0cSShengzhou Liu #ifdef CONFIG_SDCARD
289ad89da0cSShengzhou Liu 	/* switch to IFC to read info from CPLD */
290ad89da0cSShengzhou Liu 	config_board_mux(MUX_TYPE_IFC);
291ad89da0cSShengzhou Liu #endif
292ad89da0cSShengzhou Liu 
2937601686cSYork Sun #if defined(CONFIG_TARGET_P1010RDB_PA)
294e512c50bSShengzhou Liu 	val = (in_8(&cpld_data->pcba_ver) & 0xf);
295e512c50bSShengzhou Liu 	printf("PCB: v%x.0\n", val);
2967601686cSYork Sun #elif defined(CONFIG_TARGET_P1010RDB_PB)
297e512c50bSShengzhou Liu 	val = in_8(&cpld_data->cpld_ver);
298e512c50bSShengzhou Liu 	printf("CPLD: v%x.%x, ", val >> 4, val & 0xf);
299e512c50bSShengzhou Liu 	printf("PCB: v%x.0, ", i2c_pca9557_read(I2C_READ_PCB_VER));
300e512c50bSShengzhou Liu 	val = in_8(&cpld_data->rom_loc) & 0xf;
301e512c50bSShengzhou Liu 	puts("Boot from: ");
302e512c50bSShengzhou Liu 	switch (val) {
303e512c50bSShengzhou Liu 	case 0xf:
304e512c50bSShengzhou Liu 		config_board_mux(MUX_TYPE_CS0_NOR);
305e512c50bSShengzhou Liu 		printf("NOR vBank%d\n", i2c_pca9557_read(I2C_READ_BANK));
306e512c50bSShengzhou Liu 		break;
307e512c50bSShengzhou Liu 	case 0xe:
308e512c50bSShengzhou Liu 		puts("SDHC\n");
309e512c50bSShengzhou Liu 		val = 0x60; /* set pca9557 pin input/output */
310e512c50bSShengzhou Liu 		i2c_write(I2C_PCA9557_ADDR2, 3, 1, &val, 1);
311e512c50bSShengzhou Liu 		break;
312e512c50bSShengzhou Liu 	case 0x5:
313e512c50bSShengzhou Liu 		config_board_mux(MUX_TYPE_IFC);
314e512c50bSShengzhou Liu 		config_board_mux(MUX_TYPE_CS0_NAND);
315e512c50bSShengzhou Liu 		puts("NAND\n");
316e512c50bSShengzhou Liu 		break;
317e512c50bSShengzhou Liu 	case 0x6:
318e512c50bSShengzhou Liu 		config_board_mux(MUX_TYPE_IFC);
319e512c50bSShengzhou Liu 		puts("SPI\n");
320e512c50bSShengzhou Liu 		break;
321e512c50bSShengzhou Liu 	default:
322e512c50bSShengzhou Liu 		puts("unknown\n");
323e512c50bSShengzhou Liu 		break;
324e512c50bSShengzhou Liu 	}
325e512c50bSShengzhou Liu #endif
32649249e13SPoonam Aggrwal 	return 0;
32749249e13SPoonam Aggrwal }
32849249e13SPoonam Aggrwal 
board_eth_init(bd_t * bis)32949249e13SPoonam Aggrwal int board_eth_init(bd_t *bis)
33049249e13SPoonam Aggrwal {
331c712df1dSBin Meng #ifdef CONFIG_TSEC_ENET
33249249e13SPoonam Aggrwal 	struct fsl_pq_mdio_info mdio_info;
33349249e13SPoonam Aggrwal 	struct tsec_info_struct tsec_info[4];
33449249e13SPoonam Aggrwal 	struct cpu_type *cpu;
33549249e13SPoonam Aggrwal 	int num = 0;
33649249e13SPoonam Aggrwal 
33767ac13b1SSimon Glass 	cpu = gd->arch.cpu;
33849249e13SPoonam Aggrwal 
33949249e13SPoonam Aggrwal #ifdef CONFIG_TSEC1
34049249e13SPoonam Aggrwal 	SET_STD_TSEC_INFO(tsec_info[num], 1);
34149249e13SPoonam Aggrwal 	num++;
34249249e13SPoonam Aggrwal #endif
34349249e13SPoonam Aggrwal #ifdef CONFIG_TSEC2
34449249e13SPoonam Aggrwal 	SET_STD_TSEC_INFO(tsec_info[num], 2);
34549249e13SPoonam Aggrwal 	num++;
34649249e13SPoonam Aggrwal #endif
34749249e13SPoonam Aggrwal #ifdef CONFIG_TSEC3
34849249e13SPoonam Aggrwal 	/* P1014 and it's derivatives do not support eTSEC3 */
34948f6a5c3SYork Sun 	if (cpu->soc_ver != SVR_P1014) {
35049249e13SPoonam Aggrwal 		SET_STD_TSEC_INFO(tsec_info[num], 3);
35149249e13SPoonam Aggrwal 		num++;
35249249e13SPoonam Aggrwal 	}
35349249e13SPoonam Aggrwal #endif
35449249e13SPoonam Aggrwal 	if (!num) {
35549249e13SPoonam Aggrwal 		printf("No TSECs initialized\n");
35649249e13SPoonam Aggrwal 		return 0;
35749249e13SPoonam Aggrwal 	}
35849249e13SPoonam Aggrwal 
35949249e13SPoonam Aggrwal 	mdio_info.regs = (struct tsec_mii_mng *)CONFIG_SYS_MDIO_BASE_ADDR;
36049249e13SPoonam Aggrwal 	mdio_info.name = DEFAULT_MII_NAME;
36149249e13SPoonam Aggrwal 
36249249e13SPoonam Aggrwal 	fsl_pq_mdio_init(bis, &mdio_info);
36349249e13SPoonam Aggrwal 
36449249e13SPoonam Aggrwal 	tsec_eth_init(bis, tsec_info, num);
365c712df1dSBin Meng #endif
36649249e13SPoonam Aggrwal 
36749249e13SPoonam Aggrwal 	return pci_eth_init(bis);
36849249e13SPoonam Aggrwal }
36949249e13SPoonam Aggrwal 
37049249e13SPoonam Aggrwal #if defined(CONFIG_OF_BOARD_SETUP)
fdt_del_flexcan(void * blob)37149249e13SPoonam Aggrwal void fdt_del_flexcan(void *blob)
37249249e13SPoonam Aggrwal {
37349249e13SPoonam Aggrwal 	int nodeoff = 0;
37449249e13SPoonam Aggrwal 
37549249e13SPoonam Aggrwal 	while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
376f68a7305SShengzhou Liu 				"fsl,p1010-flexcan")) >= 0) {
37749249e13SPoonam Aggrwal 		fdt_del_node(blob, nodeoff);
37849249e13SPoonam Aggrwal 	}
37949249e13SPoonam Aggrwal }
38049249e13SPoonam Aggrwal 
fdt_del_spi_flash(void * blob)38149249e13SPoonam Aggrwal void fdt_del_spi_flash(void *blob)
38249249e13SPoonam Aggrwal {
38349249e13SPoonam Aggrwal 	int nodeoff = 0;
38449249e13SPoonam Aggrwal 
38549249e13SPoonam Aggrwal 	while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
38649249e13SPoonam Aggrwal 				"spansion,s25sl12801")) >= 0) {
38749249e13SPoonam Aggrwal 		fdt_del_node(blob, nodeoff);
38849249e13SPoonam Aggrwal 	}
38949249e13SPoonam Aggrwal }
39049249e13SPoonam Aggrwal 
fdt_del_spi_slic(void * blob)39149249e13SPoonam Aggrwal void fdt_del_spi_slic(void *blob)
39249249e13SPoonam Aggrwal {
39349249e13SPoonam Aggrwal 	int nodeoff = 0;
39449249e13SPoonam Aggrwal 
39549249e13SPoonam Aggrwal 	while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
39649249e13SPoonam Aggrwal 				"zarlink,le88266")) >= 0) {
39749249e13SPoonam Aggrwal 		fdt_del_node(blob, nodeoff);
39849249e13SPoonam Aggrwal 	}
39949249e13SPoonam Aggrwal }
40049249e13SPoonam Aggrwal 
fdt_del_tdm(void * blob)40149249e13SPoonam Aggrwal void fdt_del_tdm(void *blob)
40249249e13SPoonam Aggrwal {
40349249e13SPoonam Aggrwal 	int nodeoff = 0;
40449249e13SPoonam Aggrwal 
40549249e13SPoonam Aggrwal 	while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
40649249e13SPoonam Aggrwal 				"fsl,starlite-tdm")) >= 0) {
40749249e13SPoonam Aggrwal 		fdt_del_node(blob, nodeoff);
40849249e13SPoonam Aggrwal 	}
40949249e13SPoonam Aggrwal }
41049249e13SPoonam Aggrwal 
fdt_del_sdhc(void * blob)411487e8abbSShengzhou Liu void fdt_del_sdhc(void *blob)
412487e8abbSShengzhou Liu {
413487e8abbSShengzhou Liu 	int nodeoff = 0;
414487e8abbSShengzhou Liu 
415487e8abbSShengzhou Liu 	while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
416487e8abbSShengzhou Liu 			"fsl,esdhc")) >= 0) {
417487e8abbSShengzhou Liu 		fdt_del_node(blob, nodeoff);
418487e8abbSShengzhou Liu 	}
419487e8abbSShengzhou Liu }
420487e8abbSShengzhou Liu 
fdt_del_ifc(void * blob)421ad89da0cSShengzhou Liu void fdt_del_ifc(void *blob)
422ad89da0cSShengzhou Liu {
423ad89da0cSShengzhou Liu 	int nodeoff = 0;
424ad89da0cSShengzhou Liu 
425ad89da0cSShengzhou Liu 	while ((nodeoff = fdt_node_offset_by_compatible(blob, 0,
426ad89da0cSShengzhou Liu 				"fsl,ifc")) >= 0) {
427ad89da0cSShengzhou Liu 		fdt_del_node(blob, nodeoff);
428ad89da0cSShengzhou Liu 	}
429ad89da0cSShengzhou Liu }
430ad89da0cSShengzhou Liu 
fdt_disable_uart1(void * blob)431487e8abbSShengzhou Liu void fdt_disable_uart1(void *blob)
432487e8abbSShengzhou Liu {
433487e8abbSShengzhou Liu 	int nodeoff;
434487e8abbSShengzhou Liu 
435487e8abbSShengzhou Liu 	nodeoff = fdt_node_offset_by_compat_reg(blob, "fsl,ns16550",
436487e8abbSShengzhou Liu 					CONFIG_SYS_NS16550_COM2);
437487e8abbSShengzhou Liu 
438487e8abbSShengzhou Liu 	if (nodeoff > 0) {
439487e8abbSShengzhou Liu 		fdt_status_disabled(blob, nodeoff);
440487e8abbSShengzhou Liu 	} else {
441487e8abbSShengzhou Liu 		printf("WARNING unable to set status for fsl,ns16550 "
442487e8abbSShengzhou Liu 			"uart1: %s\n", fdt_strerror(nodeoff));
443487e8abbSShengzhou Liu 	}
444487e8abbSShengzhou Liu }
445487e8abbSShengzhou Liu 
ft_board_setup(void * blob,bd_t * bd)446e895a4b0SSimon Glass int ft_board_setup(void *blob, bd_t *bd)
44749249e13SPoonam Aggrwal {
44849249e13SPoonam Aggrwal 	phys_addr_t base;
44949249e13SPoonam Aggrwal 	phys_size_t size;
45049249e13SPoonam Aggrwal 	struct cpu_type *cpu;
45149249e13SPoonam Aggrwal 
45267ac13b1SSimon Glass 	cpu = gd->arch.cpu;
45349249e13SPoonam Aggrwal 
45449249e13SPoonam Aggrwal 	ft_cpu_setup(blob, bd);
45549249e13SPoonam Aggrwal 
456723806ccSSimon Glass 	base = env_get_bootm_low();
457723806ccSSimon Glass 	size = env_get_bootm_size();
45849249e13SPoonam Aggrwal 
45949249e13SPoonam Aggrwal #if defined(CONFIG_PCI)
46049249e13SPoonam Aggrwal 	FT_FSL_PCI_SETUP;
46149249e13SPoonam Aggrwal #endif
46249249e13SPoonam Aggrwal 
46349249e13SPoonam Aggrwal 	fdt_fixup_memory(blob, (u64)base, (u64)size);
46449249e13SPoonam Aggrwal 
465a311db69SRamneek Mehresh #if defined(CONFIG_HAS_FSL_DR_USB)
466a5c289b9SSriram Dash 	fsl_fdt_fixup_dr_usb(blob, bd);
467a311db69SRamneek Mehresh #endif
46849249e13SPoonam Aggrwal 
46949249e13SPoonam Aggrwal        /* P1014 and it's derivatives don't support CAN and eTSEC3 */
47048f6a5c3SYork Sun 	if (cpu->soc_ver == SVR_P1014) {
47149249e13SPoonam Aggrwal 		fdt_del_flexcan(blob);
47249249e13SPoonam Aggrwal 		fdt_del_node_and_alias(blob, "ethernet2");
47349249e13SPoonam Aggrwal 	}
474ad89da0cSShengzhou Liu 
475ad89da0cSShengzhou Liu 	/* Delete IFC node as IFC pins are multiplexing with SDHC */
476ad89da0cSShengzhou Liu 	if (sd_ifc_mux != MUX_TYPE_IFC)
477ad89da0cSShengzhou Liu 		fdt_del_ifc(blob);
478ad89da0cSShengzhou Liu 	else
479487e8abbSShengzhou Liu 		fdt_del_sdhc(blob);
480ad89da0cSShengzhou Liu 
48149249e13SPoonam Aggrwal 	if (hwconfig_subarg_cmp("fsl_p1010mux", "tdm_can", "can")) {
48249249e13SPoonam Aggrwal 		fdt_del_tdm(blob);
48349249e13SPoonam Aggrwal 		fdt_del_spi_slic(blob);
484487e8abbSShengzhou Liu 	} else if (hwconfig_subarg_cmp("fsl_p1010mux", "tdm_can", "tdm")) {
48549249e13SPoonam Aggrwal 		fdt_del_flexcan(blob);
48649249e13SPoonam Aggrwal 		fdt_del_spi_flash(blob);
487487e8abbSShengzhou Liu 		fdt_disable_uart1(blob);
488487e8abbSShengzhou Liu 	} else {
489487e8abbSShengzhou Liu 		/*
490487e8abbSShengzhou Liu 		 * If we don't set fsl_p1010mux:tdm_can to "can" or "tdm"
491487e8abbSShengzhou Liu 		 * explicitly, defaultly spi_cs_sel to spi-flash instead of
492487e8abbSShengzhou Liu 		 * to tdm/slic.
493487e8abbSShengzhou Liu 		 */
494487e8abbSShengzhou Liu 		fdt_del_tdm(blob);
495487e8abbSShengzhou Liu 		fdt_del_flexcan(blob);
496487e8abbSShengzhou Liu 		fdt_disable_uart1(blob);
49749249e13SPoonam Aggrwal 	}
498e895a4b0SSimon Glass 
499e895a4b0SSimon Glass 	return 0;
50049249e13SPoonam Aggrwal }
50149249e13SPoonam Aggrwal #endif
50249249e13SPoonam Aggrwal 
503ad89da0cSShengzhou Liu #ifdef CONFIG_SDCARD
board_mmc_init(bd_t * bis)504ad89da0cSShengzhou Liu int board_mmc_init(bd_t *bis)
505ad89da0cSShengzhou Liu {
506ad89da0cSShengzhou Liu 	config_board_mux(MUX_TYPE_SDHC);
507ad89da0cSShengzhou Liu 		return -1;
508ad89da0cSShengzhou Liu }
509ad89da0cSShengzhou Liu #else
board_reset(void)510ad89da0cSShengzhou Liu void board_reset(void)
511ad89da0cSShengzhou Liu {
512ad89da0cSShengzhou Liu 	/* mux to IFC to enable CPLD for reset */
513ad89da0cSShengzhou Liu 	if (sd_ifc_mux != MUX_TYPE_IFC)
514ad89da0cSShengzhou Liu 		config_board_mux(MUX_TYPE_IFC);
515ad89da0cSShengzhou Liu }
516ad89da0cSShengzhou Liu #endif
517ad89da0cSShengzhou Liu 
518ad89da0cSShengzhou Liu 
misc_init_r(void)51949249e13SPoonam Aggrwal int misc_init_r(void)
52049249e13SPoonam Aggrwal {
52149249e13SPoonam Aggrwal 	ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
52249249e13SPoonam Aggrwal 
52349249e13SPoonam Aggrwal 	if (hwconfig_subarg_cmp("fsl_p1010mux", "tdm_can", "can")) {
52449249e13SPoonam Aggrwal 		clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_CAN1_TDM |
52549249e13SPoonam Aggrwal 				MPC85xx_PMUXCR_CAN1_UART |
52649249e13SPoonam Aggrwal 				MPC85xx_PMUXCR_CAN2_TDM |
52749249e13SPoonam Aggrwal 				MPC85xx_PMUXCR_CAN2_UART);
528e512c50bSShengzhou Liu 		config_board_mux(MUX_TYPE_CAN);
529487e8abbSShengzhou Liu 	} else if (hwconfig_subarg_cmp("fsl_p1010mux", "tdm_can", "tdm")) {
53049249e13SPoonam Aggrwal 		clrbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_CAN2_UART |
53149249e13SPoonam Aggrwal 				MPC85xx_PMUXCR_CAN1_UART);
53249249e13SPoonam Aggrwal 		setbits_be32(&gur->pmuxcr, MPC85xx_PMUXCR_CAN2_TDM |
53349249e13SPoonam Aggrwal 				MPC85xx_PMUXCR_CAN1_TDM);
53449249e13SPoonam Aggrwal 		clrbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_UART_GPIO);
53549249e13SPoonam Aggrwal 		setbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_UART_TDM);
536e512c50bSShengzhou Liu 		config_board_mux(MUX_TYPE_TDM);
537487e8abbSShengzhou Liu 	} else {
538487e8abbSShengzhou Liu 		/* defaultly spi_cs_sel to flash */
539e512c50bSShengzhou Liu 		config_board_mux(MUX_TYPE_SPIFLASH);
54049249e13SPoonam Aggrwal 	}
541487e8abbSShengzhou Liu 
542ad89da0cSShengzhou Liu 	if (hwconfig("esdhc"))
543ad89da0cSShengzhou Liu 		config_board_mux(MUX_TYPE_SDHC);
544ad89da0cSShengzhou Liu 	else if (hwconfig("ifc"))
545ad89da0cSShengzhou Liu 		config_board_mux(MUX_TYPE_IFC);
546ad89da0cSShengzhou Liu 
5477601686cSYork Sun #ifdef CONFIG_TARGET_P1010RDB_PB
548e512c50bSShengzhou Liu 	setbits_be32(&gur->pmuxcr2, MPC85xx_PMUXCR2_GPIO01_DRVVBUS);
549e512c50bSShengzhou Liu #endif
55049249e13SPoonam Aggrwal 	return 0;
55149249e13SPoonam Aggrwal }
552ad89da0cSShengzhou Liu 
pin_mux_cmd(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])553ad89da0cSShengzhou Liu static int pin_mux_cmd(cmd_tbl_t *cmdtp, int flag, int argc,
554ad89da0cSShengzhou Liu 				char * const argv[])
555ad89da0cSShengzhou Liu {
556ad89da0cSShengzhou Liu 	if (argc < 2)
557ad89da0cSShengzhou Liu 		return CMD_RET_USAGE;
558ad89da0cSShengzhou Liu 	if (strcmp(argv[1], "ifc") == 0)
559ad89da0cSShengzhou Liu 		config_board_mux(MUX_TYPE_IFC);
560ad89da0cSShengzhou Liu 	else if (strcmp(argv[1], "sdhc") == 0)
561ad89da0cSShengzhou Liu 		config_board_mux(MUX_TYPE_SDHC);
562ad89da0cSShengzhou Liu 	else
563ad89da0cSShengzhou Liu 		return CMD_RET_USAGE;
564ad89da0cSShengzhou Liu 	return 0;
565ad89da0cSShengzhou Liu }
566ad89da0cSShengzhou Liu 
567ad89da0cSShengzhou Liu U_BOOT_CMD(
568ad89da0cSShengzhou Liu 	mux, 2, 0, pin_mux_cmd,
569ad89da0cSShengzhou Liu 	"configure multiplexing pin for IFC/SDHC bus in runtime",
570ad89da0cSShengzhou Liu 	"bus_type (e.g. mux sdhc)"
571ad89da0cSShengzhou Liu );
572